blob: 6eb8eaddf18e17a2057929eecf0790b9f6b95ff0 [file] [log] [blame]
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00001/*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M54451EVB_H
15#define _M54451EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000021#define CONFIG_M54451EVB /* M54451EVB board */
22
23#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000038/* Network configuration */
39#define CONFIG_MCFFEC
40#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000041# define CONFIG_MII 1
42# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043# define CONFIG_SYS_DISCOVER_PHY
44# define CONFIG_SYS_RX_ETH_BUFFER 8
45# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000046
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047# define CONFIG_SYS_FEC0_PINMUX 0
48# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000049# define MCFFEC_TOUT_LOOP 50000
50
TsiChung Liewb31abce2009-07-08 07:41:24 +000051# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000052# define CONFIG_ETHPRIME "FEC0"
53# define CONFIG_IPADDR 192.162.1.2
54# define CONFIG_NETMASK 255.255.255.0
55# define CONFIG_SERVERIP 192.162.1.1
56# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000057
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
59# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000060# define FECDUPLEX FULL
61# define FECSPEED _100BASET
62# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
64# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000065# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000067#endif
68
69#define CONFIG_HOSTNAME M54451EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000071/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000073#define CONFIG_EXTRA_ENV_SETTINGS \
74 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020075 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000076 "loadaddr=0x40010000\0" \
77 "sbfhdr=sbfhdr.bin\0" \
78 "uboot=u-boot.bin\0" \
79 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020080 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000081 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080082 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000083 "sf erase 0 30000;" \
84 "sf write ${loadaddr} 0 30000;" \
85 "save\0" \
86 ""
87#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000089#define CONFIG_EXTRA_ENV_SETTINGS \
90 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020091 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000092 "loadaddr=40010000\0" \
93 "u-boot=u-boot.bin\0" \
94 "load=tftp ${loadaddr) ${u-boot}\0" \
95 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020096 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
97 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000098 "cp.b ${loadaddr} 0 ${filesize};" \
99 "save\0" \
100 ""
101#endif
102
103/* Realtime clock */
104#define CONFIG_MCFRTC
105#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000107
108/* Timer */
109#define CONFIG_MCFTMR
110#undef CONFIG_MCFPIT
111
112/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200113#define CONFIG_SYS_I2C
114#define CONFIG_SYS_I2C_FSL
115#define CONFIG_SYS_FSL_I2C_SPEED 80000
116#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
117#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000118#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000119
120/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000121#define CONFIG_CF_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000122#define CONFIG_CF_DSPI
123#define CONFIG_SERIAL_FLASH
124#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000126#ifdef CONFIG_CMD_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000127
TsiChung Liewa424ba22009-06-30 14:18:29 +0000128# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
129 DSPI_CTAR_PCSSCK_1CLK | \
130 DSPI_CTAR_PASC(0) | \
131 DSPI_CTAR_PDT(0) | \
132 DSPI_CTAR_CSSCK(0) | \
133 DSPI_CTAR_ASC(0) | \
134 DSPI_CTAR_DT(1))
135# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
136# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000137#endif
138
139/* Input, PCI, Flexbus, and VCO */
140#define CONFIG_EXTRA_CLOCK
141
TsiChung Liewb78c9882009-06-11 15:39:57 +0000142#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000145
146#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000148#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000150#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
152#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
153#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000156
TsiChung Liewb78c9882009-06-11 15:39:57 +0000157#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000158
159/*
160 * Low Level Configuration Settings
161 * (address mappings, register initial values, etc.)
162 * You should know what you are doing if you make changes here.
163 */
164
165/*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200169#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200171#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200173#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000174
175/*-----------------------------------------------------------------------
176 * Start addresses for the final memory configuration
177 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_SDRAM_BASE 0x40000000
181#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
182#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
183#define CONFIG_SYS_SDRAM_CFG2 0x57670000
184#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
185#define CONFIG_SYS_SDRAM_EMOD 0x80810000
186#define CONFIG_SYS_SDRAM_MODE 0x008D0000
187#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
190#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000191
192#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800193# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200194# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000195#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000197#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
199#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000200
Jason Jinded4eb42011-08-19 10:10:40 +0800201/* Reserve 256 kB for malloc() */
202#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000203/*
204 * For booting Linux, the board info and command line data
205 * have to be in the first 8 MB of memory, since this is
206 * the maximum mapped by the Linux kernel during initialization ??
207 */
208/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000210
211/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800212 * Environment is not embedded in u-boot. First time runing may have env
213 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000214 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000215#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200216# define CONFIG_ENV_SPI_CS 1
217# define CONFIG_ENV_OFFSET 0x20000
218# define CONFIG_ENV_SIZE 0x2000
219# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000220#else
Jason Jinded4eb42011-08-19 10:10:40 +0800221# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000222# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800223# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000224#endif
225#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000226
TsiChung Liewa424ba22009-06-30 14:18:29 +0000227/* FLASH organization */
228#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000229
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_FLASH_CFI
231#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000232
233# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000234# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
236# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
237# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
238# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
239# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
240# define CONFIG_SYS_FLASH_CHECKSUM
241# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000242
243#endif
244
245/*
246 * This is setting for JFFS2 support in u-boot.
247 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
248 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000249#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000250# define CONFIG_JFFS2_DEV "nor0"
251# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000253#endif
254
TsiChung Liewb78c9882009-06-11 15:39:57 +0000255/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000257
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600258#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200259 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600260#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200261 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600262#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
263#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
264#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
265 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
266 CF_ACR_EN | CF_ACR_SM_ALL)
267#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
268 CF_CACR_ICINVA | CF_CACR_EUSP)
269#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
270 CF_CACR_DEC | CF_CACR_DDCM_P | \
271 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
272
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000273/*-----------------------------------------------------------------------
274 * Memory bank definitions
275 */
276/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000277 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000278 * CS1 - Available
279 * CS2 - Available
280 * CS3 - Available
281 * CS4 - Available
282 * CS5 - Available
283 */
284
TsiChung Liewb78c9882009-06-11 15:39:57 +0000285 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000287#define CONFIG_SYS_CS0_MASK 0x00FF0001
288#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000291
292#endif /* _M54451EVB_H */