Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2011 Freescale Semiconductor, Inc. |
| 3 | * |
| 4 | * See file CREDITS for list of people who contributed to this |
| 5 | * project. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or |
| 8 | * modify it under the terms of the GNU General Public License as |
| 9 | * published by the Free Software Foundation; either version 2 of |
| 10 | * the License, or (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 20 | * MA 02111-1307 USA |
| 21 | */ |
| 22 | |
| 23 | #include <common.h> |
| 24 | #include <asm/io.h> |
| 25 | #include <asm/arch/imx-regs.h> |
| 26 | #include <asm/arch/mx5x_pins.h> |
| 27 | #include <asm/arch/sys_proto.h> |
| 28 | #include <asm/arch/crm_regs.h> |
Benoît Thébaudeau | c58ff34 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 29 | #include <asm/arch/clock.h> |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 30 | #include <asm/arch/iomux.h> |
| 31 | #include <asm/errno.h> |
| 32 | #include <netdev.h> |
| 33 | #include <mmc.h> |
| 34 | #include <fsl_esdhc.h> |
Stefano Babic | 025bba4 | 2011-08-21 10:56:06 +0200 | [diff] [blame] | 35 | #include <asm/gpio.h> |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 36 | |
Fabio Estevam | 85818cf | 2012-08-21 10:01:58 +0000 | [diff] [blame] | 37 | #define ETHERNET_INT IMX_GPIO_NR(2, 31) |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 38 | |
| 39 | DECLARE_GLOBAL_DATA_PTR; |
| 40 | |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 41 | int dram_init(void) |
| 42 | { |
| 43 | u32 size1, size2; |
| 44 | |
Albert ARIBAUD | a960673 | 2011-07-03 05:55:33 +0000 | [diff] [blame] | 45 | size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE); |
| 46 | size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE); |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 47 | |
| 48 | gd->ram_size = size1 + size2; |
| 49 | |
| 50 | return 0; |
| 51 | } |
| 52 | void dram_init_banksize(void) |
| 53 | { |
| 54 | gd->bd->bi_dram[0].start = PHYS_SDRAM_1; |
| 55 | gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE; |
| 56 | |
| 57 | gd->bd->bi_dram[1].start = PHYS_SDRAM_2; |
| 58 | gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE; |
| 59 | } |
| 60 | |
Benoît Thébaudeau | 1f308f9 | 2013-04-11 09:35:39 +0000 | [diff] [blame^] | 61 | #ifdef CONFIG_NAND_MXC |
| 62 | static void setup_iomux_nand(void) |
| 63 | { |
| 64 | u32 i, reg; |
| 65 | #define M4IF_GENP_WEIM_MM_MASK 0x00000001 |
| 66 | #define WEIM_GCR2_MUX16_BYP_GRANT_MASK 0x00001000 |
| 67 | |
| 68 | reg = __raw_readl(M4IF_BASE_ADDR + 0xc); |
| 69 | reg &= ~M4IF_GENP_WEIM_MM_MASK; |
| 70 | __raw_writel(reg, M4IF_BASE_ADDR + 0xc); |
| 71 | for (i = 0x4; i < 0x94; i += 0x18) { |
| 72 | reg = __raw_readl(WEIM_BASE_ADDR + i); |
| 73 | reg &= ~WEIM_GCR2_MUX16_BYP_GRANT_MASK; |
| 74 | __raw_writel(reg, WEIM_BASE_ADDR + i); |
| 75 | } |
| 76 | |
| 77 | mxc_request_iomux(MX53_PIN_NANDF_CS0, IOMUX_CONFIG_ALT0); |
| 78 | mxc_iomux_set_pad(MX53_PIN_NANDF_CS0, PAD_CTL_DRV_HIGH); |
| 79 | mxc_request_iomux(MX53_PIN_NANDF_CS1, IOMUX_CONFIG_ALT0); |
| 80 | mxc_iomux_set_pad(MX53_PIN_NANDF_CS1, PAD_CTL_DRV_HIGH); |
| 81 | mxc_request_iomux(MX53_PIN_NANDF_RB0, IOMUX_CONFIG_ALT0); |
| 82 | mxc_iomux_set_pad(MX53_PIN_NANDF_RB0, PAD_CTL_PKE_ENABLE | |
| 83 | PAD_CTL_PUE_PULL | PAD_CTL_100K_PU); |
| 84 | mxc_request_iomux(MX53_PIN_NANDF_CLE, IOMUX_CONFIG_ALT0); |
| 85 | mxc_iomux_set_pad(MX53_PIN_NANDF_CLE, PAD_CTL_DRV_HIGH); |
| 86 | mxc_request_iomux(MX53_PIN_NANDF_ALE, IOMUX_CONFIG_ALT0); |
| 87 | mxc_iomux_set_pad(MX53_PIN_NANDF_ALE, PAD_CTL_DRV_HIGH); |
| 88 | mxc_request_iomux(MX53_PIN_NANDF_WP_B, IOMUX_CONFIG_ALT0); |
| 89 | mxc_iomux_set_pad(MX53_PIN_NANDF_WP_B, PAD_CTL_PKE_ENABLE | |
| 90 | PAD_CTL_PUE_PULL | PAD_CTL_100K_PU); |
| 91 | mxc_request_iomux(MX53_PIN_NANDF_RE_B, IOMUX_CONFIG_ALT0); |
| 92 | mxc_iomux_set_pad(MX53_PIN_NANDF_RE_B, PAD_CTL_DRV_HIGH); |
| 93 | mxc_request_iomux(MX53_PIN_NANDF_WE_B, IOMUX_CONFIG_ALT0); |
| 94 | mxc_iomux_set_pad(MX53_PIN_NANDF_WE_B, PAD_CTL_DRV_HIGH); |
| 95 | mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0); |
| 96 | mxc_iomux_set_pad(MX53_PIN_EIM_DA0, PAD_CTL_PKE_ENABLE | |
| 97 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 98 | mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0); |
| 99 | mxc_iomux_set_pad(MX53_PIN_EIM_DA1, PAD_CTL_PKE_ENABLE | |
| 100 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 101 | mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0); |
| 102 | mxc_iomux_set_pad(MX53_PIN_EIM_DA2, PAD_CTL_PKE_ENABLE | |
| 103 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 104 | mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0); |
| 105 | mxc_iomux_set_pad(MX53_PIN_EIM_DA3, PAD_CTL_PKE_ENABLE | |
| 106 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 107 | mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0); |
| 108 | mxc_iomux_set_pad(MX53_PIN_EIM_DA4, PAD_CTL_PKE_ENABLE | |
| 109 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 110 | mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0); |
| 111 | mxc_iomux_set_pad(MX53_PIN_EIM_DA5, PAD_CTL_PKE_ENABLE | |
| 112 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 113 | mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0); |
| 114 | mxc_iomux_set_pad(MX53_PIN_EIM_DA6, PAD_CTL_PKE_ENABLE | |
| 115 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 116 | mxc_request_iomux(MX53_PIN_EIM_DA7, IOMUX_CONFIG_ALT0); |
| 117 | mxc_iomux_set_pad(MX53_PIN_EIM_DA7, PAD_CTL_PKE_ENABLE | |
| 118 | PAD_CTL_100K_PU | PAD_CTL_DRV_HIGH); |
| 119 | } |
| 120 | #else |
| 121 | static void setup_iomux_nand(void) |
| 122 | { |
| 123 | } |
| 124 | #endif |
| 125 | |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 126 | static void setup_iomux_uart(void) |
| 127 | { |
| 128 | /* UART1 RXD */ |
| 129 | mxc_request_iomux(MX53_PIN_ATA_DMACK, IOMUX_CONFIG_ALT3); |
| 130 | mxc_iomux_set_pad(MX53_PIN_ATA_DMACK, |
| 131 | PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | |
| 132 | PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | |
| 133 | PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU | |
| 134 | PAD_CTL_ODE_OPENDRAIN_ENABLE); |
| 135 | mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x3); |
| 136 | |
| 137 | /* UART1 TXD */ |
| 138 | mxc_request_iomux(MX53_PIN_ATA_DIOW, IOMUX_CONFIG_ALT3); |
| 139 | mxc_iomux_set_pad(MX53_PIN_ATA_DIOW, |
| 140 | PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH | |
| 141 | PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE | |
| 142 | PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU | |
| 143 | PAD_CTL_ODE_OPENDRAIN_ENABLE); |
| 144 | } |
| 145 | |
| 146 | #ifdef CONFIG_FSL_ESDHC |
| 147 | struct fsl_esdhc_cfg esdhc_cfg[2] = { |
Benoît Thébaudeau | c08d11c | 2012-08-13 07:28:16 +0000 | [diff] [blame] | 148 | {MMC_SDHC1_BASE_ADDR}, |
| 149 | {MMC_SDHC2_BASE_ADDR}, |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 150 | }; |
| 151 | |
Thierry Reding | d7aebf4 | 2012-01-02 01:15:36 +0000 | [diff] [blame] | 152 | int board_mmc_getcd(struct mmc *mmc) |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 153 | { |
| 154 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
Thierry Reding | d7aebf4 | 2012-01-02 01:15:36 +0000 | [diff] [blame] | 155 | int ret; |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 156 | |
Fabio Estevam | ece39fa | 2011-11-15 05:51:30 +0000 | [diff] [blame] | 157 | mxc_request_iomux(MX53_PIN_GPIO_1, IOMUX_CONFIG_ALT1); |
Ashok Kumar Reddy | 7d04bd7 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 158 | gpio_direction_input(IMX_GPIO_NR(1, 1)); |
Fabio Estevam | ece39fa | 2011-11-15 05:51:30 +0000 | [diff] [blame] | 159 | mxc_request_iomux(MX53_PIN_GPIO_4, IOMUX_CONFIG_ALT1); |
Ashok Kumar Reddy | 7d04bd7 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 160 | gpio_direction_input(IMX_GPIO_NR(1, 4)); |
Fabio Estevam | ece39fa | 2011-11-15 05:51:30 +0000 | [diff] [blame] | 161 | |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 162 | if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR) |
Ashok Kumar Reddy | 7d04bd7 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 163 | ret = !gpio_get_value(IMX_GPIO_NR(1, 1)); |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 164 | else |
Ashok Kumar Reddy | 7d04bd7 | 2012-08-28 07:39:38 +0530 | [diff] [blame] | 165 | ret = !gpio_get_value(IMX_GPIO_NR(1, 4)); |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 166 | |
Thierry Reding | d7aebf4 | 2012-01-02 01:15:36 +0000 | [diff] [blame] | 167 | return ret; |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 168 | } |
| 169 | |
| 170 | int board_mmc_init(bd_t *bis) |
| 171 | { |
| 172 | u32 index; |
| 173 | s32 status = 0; |
| 174 | |
Benoît Thébaudeau | c58ff34 | 2012-10-01 08:36:25 +0000 | [diff] [blame] | 175 | esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); |
| 176 | esdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK); |
| 177 | |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 178 | for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) { |
| 179 | switch (index) { |
| 180 | case 0: |
| 181 | mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0); |
| 182 | mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0); |
| 183 | mxc_request_iomux(MX53_PIN_SD1_DATA0, |
| 184 | IOMUX_CONFIG_ALT0); |
| 185 | mxc_request_iomux(MX53_PIN_SD1_DATA1, |
| 186 | IOMUX_CONFIG_ALT0); |
| 187 | mxc_request_iomux(MX53_PIN_SD1_DATA2, |
| 188 | IOMUX_CONFIG_ALT0); |
| 189 | mxc_request_iomux(MX53_PIN_SD1_DATA3, |
| 190 | IOMUX_CONFIG_ALT0); |
| 191 | |
| 192 | mxc_iomux_set_pad(MX53_PIN_SD1_CMD, 0x1E4); |
| 193 | mxc_iomux_set_pad(MX53_PIN_SD1_CLK, 0xD4); |
| 194 | mxc_iomux_set_pad(MX53_PIN_SD1_DATA0, 0x1D4); |
| 195 | mxc_iomux_set_pad(MX53_PIN_SD1_DATA1, 0x1D4); |
| 196 | mxc_iomux_set_pad(MX53_PIN_SD1_DATA2, 0x1D4); |
| 197 | mxc_iomux_set_pad(MX53_PIN_SD1_DATA3, 0x1D4); |
| 198 | break; |
| 199 | case 1: |
| 200 | mxc_request_iomux(MX53_PIN_SD2_CMD, |
| 201 | IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); |
| 202 | mxc_request_iomux(MX53_PIN_SD2_CLK, |
| 203 | IOMUX_CONFIG_ALT0 | IOMUX_CONFIG_SION); |
| 204 | mxc_request_iomux(MX53_PIN_SD2_DATA0, |
| 205 | IOMUX_CONFIG_ALT0); |
| 206 | mxc_request_iomux(MX53_PIN_SD2_DATA1, |
| 207 | IOMUX_CONFIG_ALT0); |
| 208 | mxc_request_iomux(MX53_PIN_SD2_DATA2, |
| 209 | IOMUX_CONFIG_ALT0); |
| 210 | mxc_request_iomux(MX53_PIN_SD2_DATA3, |
| 211 | IOMUX_CONFIG_ALT0); |
| 212 | mxc_request_iomux(MX53_PIN_ATA_DATA12, |
| 213 | IOMUX_CONFIG_ALT2); |
| 214 | mxc_request_iomux(MX53_PIN_ATA_DATA13, |
| 215 | IOMUX_CONFIG_ALT2); |
| 216 | mxc_request_iomux(MX53_PIN_ATA_DATA14, |
| 217 | IOMUX_CONFIG_ALT2); |
| 218 | mxc_request_iomux(MX53_PIN_ATA_DATA15, |
| 219 | IOMUX_CONFIG_ALT2); |
| 220 | |
| 221 | mxc_iomux_set_pad(MX53_PIN_SD2_CMD, 0x1E4); |
| 222 | mxc_iomux_set_pad(MX53_PIN_SD2_CLK, 0xD4); |
| 223 | mxc_iomux_set_pad(MX53_PIN_SD2_DATA0, 0x1D4); |
| 224 | mxc_iomux_set_pad(MX53_PIN_SD2_DATA1, 0x1D4); |
| 225 | mxc_iomux_set_pad(MX53_PIN_SD2_DATA2, 0x1D4); |
| 226 | mxc_iomux_set_pad(MX53_PIN_SD2_DATA3, 0x1D4); |
| 227 | mxc_iomux_set_pad(MX53_PIN_ATA_DATA12, 0x1D4); |
| 228 | mxc_iomux_set_pad(MX53_PIN_ATA_DATA13, 0x1D4); |
| 229 | mxc_iomux_set_pad(MX53_PIN_ATA_DATA14, 0x1D4); |
| 230 | mxc_iomux_set_pad(MX53_PIN_ATA_DATA15, 0x1D4); |
| 231 | break; |
| 232 | default: |
| 233 | printf("Warning: you configured more ESDHC controller" |
| 234 | "(%d) as supported by the board(2)\n", |
| 235 | CONFIG_SYS_FSL_ESDHC_NUM); |
| 236 | return status; |
| 237 | } |
| 238 | status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]); |
| 239 | } |
| 240 | |
| 241 | return status; |
| 242 | } |
| 243 | #endif |
| 244 | |
| 245 | static void weim_smc911x_iomux(void) |
| 246 | { |
| 247 | /* ETHERNET_INT as GPIO2_31 */ |
| 248 | mxc_request_iomux(MX53_PIN_EIM_EB3, IOMUX_CONFIG_ALT1); |
Stefano Babic | 025bba4 | 2011-08-21 10:56:06 +0200 | [diff] [blame] | 249 | gpio_direction_input(ETHERNET_INT); |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 250 | |
| 251 | /* Data bus */ |
| 252 | mxc_request_iomux(MX53_PIN_EIM_D16, IOMUX_CONFIG_ALT0); |
| 253 | mxc_iomux_set_pad(MX53_PIN_EIM_D16, 0xA4); |
| 254 | |
| 255 | mxc_request_iomux(MX53_PIN_EIM_D17, IOMUX_CONFIG_ALT0); |
| 256 | mxc_iomux_set_pad(MX53_PIN_EIM_D17, 0xA4); |
| 257 | |
| 258 | mxc_request_iomux(MX53_PIN_EIM_D18, IOMUX_CONFIG_ALT0); |
| 259 | mxc_iomux_set_pad(MX53_PIN_EIM_D18, 0xA4); |
| 260 | |
| 261 | mxc_request_iomux(MX53_PIN_EIM_D19, IOMUX_CONFIG_ALT0); |
| 262 | mxc_iomux_set_pad(MX53_PIN_EIM_D19, 0xA4); |
| 263 | |
| 264 | mxc_request_iomux(MX53_PIN_EIM_D20, IOMUX_CONFIG_ALT0); |
| 265 | mxc_iomux_set_pad(MX53_PIN_EIM_D20, 0xA4); |
| 266 | |
| 267 | mxc_request_iomux(MX53_PIN_EIM_D21, IOMUX_CONFIG_ALT0); |
| 268 | mxc_iomux_set_pad(MX53_PIN_EIM_D21, 0xA4); |
| 269 | |
| 270 | mxc_request_iomux(MX53_PIN_EIM_D22, IOMUX_CONFIG_ALT0); |
| 271 | mxc_iomux_set_pad(MX53_PIN_EIM_D22, 0xA4); |
| 272 | |
| 273 | mxc_request_iomux(MX53_PIN_EIM_D23, IOMUX_CONFIG_ALT0); |
| 274 | mxc_iomux_set_pad(MX53_PIN_EIM_D23, 0xA4); |
| 275 | |
| 276 | mxc_request_iomux(MX53_PIN_EIM_D24, IOMUX_CONFIG_ALT0); |
| 277 | mxc_iomux_set_pad(MX53_PIN_EIM_D24, 0xA4); |
| 278 | |
| 279 | mxc_request_iomux(MX53_PIN_EIM_D25, IOMUX_CONFIG_ALT0); |
| 280 | mxc_iomux_set_pad(MX53_PIN_EIM_D25, 0xA4); |
| 281 | |
| 282 | mxc_request_iomux(MX53_PIN_EIM_D26, IOMUX_CONFIG_ALT0); |
| 283 | mxc_iomux_set_pad(MX53_PIN_EIM_D26, 0xA4); |
| 284 | |
| 285 | mxc_request_iomux(MX53_PIN_EIM_D27, IOMUX_CONFIG_ALT0); |
| 286 | mxc_iomux_set_pad(MX53_PIN_EIM_D27, 0xA4); |
| 287 | |
| 288 | mxc_request_iomux(MX53_PIN_EIM_D28, IOMUX_CONFIG_ALT0); |
| 289 | mxc_iomux_set_pad(MX53_PIN_EIM_D28, 0xA4); |
| 290 | |
| 291 | mxc_request_iomux(MX53_PIN_EIM_D29, IOMUX_CONFIG_ALT0); |
| 292 | mxc_iomux_set_pad(MX53_PIN_EIM_D29, 0xA4); |
| 293 | |
| 294 | mxc_request_iomux(MX53_PIN_EIM_D30, IOMUX_CONFIG_ALT0); |
| 295 | mxc_iomux_set_pad(MX53_PIN_EIM_D30, 0xA4); |
| 296 | |
| 297 | mxc_request_iomux(MX53_PIN_EIM_D31, IOMUX_CONFIG_ALT0); |
| 298 | mxc_iomux_set_pad(MX53_PIN_EIM_D31, 0xA4); |
| 299 | |
| 300 | /* Address lines */ |
| 301 | mxc_request_iomux(MX53_PIN_EIM_DA0, IOMUX_CONFIG_ALT0); |
| 302 | mxc_iomux_set_pad(MX53_PIN_EIM_DA0, 0xA4); |
| 303 | |
| 304 | mxc_request_iomux(MX53_PIN_EIM_DA1, IOMUX_CONFIG_ALT0); |
| 305 | mxc_iomux_set_pad(MX53_PIN_EIM_DA1, 0xA4); |
| 306 | |
| 307 | mxc_request_iomux(MX53_PIN_EIM_DA2, IOMUX_CONFIG_ALT0); |
| 308 | mxc_iomux_set_pad(MX53_PIN_EIM_DA2, 0xA4); |
| 309 | |
| 310 | mxc_request_iomux(MX53_PIN_EIM_DA3, IOMUX_CONFIG_ALT0); |
| 311 | mxc_iomux_set_pad(MX53_PIN_EIM_DA3, 0xA4); |
| 312 | |
| 313 | mxc_request_iomux(MX53_PIN_EIM_DA4, IOMUX_CONFIG_ALT0); |
| 314 | mxc_iomux_set_pad(MX53_PIN_EIM_DA4, 0xA4); |
| 315 | |
| 316 | mxc_request_iomux(MX53_PIN_EIM_DA5, IOMUX_CONFIG_ALT0); |
| 317 | mxc_iomux_set_pad(MX53_PIN_EIM_DA5, 0xA4); |
| 318 | |
| 319 | mxc_request_iomux(MX53_PIN_EIM_DA6, IOMUX_CONFIG_ALT0); |
| 320 | mxc_iomux_set_pad(MX53_PIN_EIM_DA6, 0xA4); |
| 321 | |
| 322 | /* other EIM signals for ethernet */ |
| 323 | mxc_request_iomux(MX53_PIN_EIM_OE, IOMUX_CONFIG_ALT0); |
| 324 | mxc_request_iomux(MX53_PIN_EIM_RW, IOMUX_CONFIG_ALT0); |
| 325 | mxc_request_iomux(MX53_PIN_EIM_CS1, IOMUX_CONFIG_ALT0); |
| 326 | } |
| 327 | |
| 328 | static void weim_cs1_settings(void) |
| 329 | { |
| 330 | struct weim *weim_regs = (struct weim *)WEIM_BASE_ADDR; |
| 331 | |
| 332 | writel(MX53ARD_CS1GCR1, &weim_regs->cs1gcr1); |
| 333 | writel(0x0, &weim_regs->cs1gcr2); |
| 334 | writel(MX53ARD_CS1RCR1, &weim_regs->cs1rcr1); |
| 335 | writel(MX53ARD_CS1RCR2, &weim_regs->cs1rcr2); |
| 336 | writel(MX53ARD_CS1WCR1, &weim_regs->cs1wcr1); |
| 337 | writel(0x0, &weim_regs->cs1wcr2); |
| 338 | writel(0x0, &weim_regs->wcr); |
| 339 | |
| 340 | set_chipselect_size(CS0_64M_CS1_64M); |
| 341 | } |
| 342 | |
| 343 | int board_early_init_f(void) |
| 344 | { |
Benoît Thébaudeau | 1f308f9 | 2013-04-11 09:35:39 +0000 | [diff] [blame^] | 345 | setup_iomux_nand(); |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 346 | setup_iomux_uart(); |
| 347 | return 0; |
| 348 | } |
| 349 | |
| 350 | int board_init(void) |
| 351 | { |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 352 | /* address of boot parameters */ |
| 353 | gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100; |
| 354 | |
| 355 | return 0; |
| 356 | } |
| 357 | |
| 358 | int board_eth_init(bd_t *bis) |
| 359 | { |
Fabio Estevam | c908892 | 2012-03-19 13:41:25 +0000 | [diff] [blame] | 360 | int rc = -ENODEV; |
Fabio Estevam | 67d34d7 | 2011-06-07 07:02:53 +0000 | [diff] [blame] | 361 | |
| 362 | weim_smc911x_iomux(); |
| 363 | weim_cs1_settings(); |
| 364 | |
| 365 | #ifdef CONFIG_SMC911X |
| 366 | rc = smc911x_initialize(0, CONFIG_SMC911X_BASE); |
| 367 | #endif |
| 368 | return rc; |
| 369 | } |
| 370 | |
| 371 | int checkboard(void) |
| 372 | { |
| 373 | puts("Board: MX53ARD\n"); |
| 374 | |
| 375 | return 0; |
| 376 | } |