Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 1 | if TEGRA124 |
| 2 | |
| 3 | choice |
| 4 | prompt "Tegra124 board select" |
Joe Hershberger | f069960 | 2015-05-12 14:46:23 -0500 | [diff] [blame] | 5 | optional |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 6 | |
Marcel Ziswiler | d2b64bd | 2017-04-01 15:43:16 -0700 | [diff] [blame] | 7 | config TARGET_APALIS_TK1 |
| 8 | bool "Toradex Apalis TK1 module" |
Michal Simek | 7e7ba3b | 2018-07-23 15:55:15 +0200 | [diff] [blame] | 9 | select ARCH_SUPPORT_PSCI |
Marcel Ziswiler | d2b64bd | 2017-04-01 15:43:16 -0700 | [diff] [blame] | 10 | select CPU_V7_HAS_NONSEC |
| 11 | select CPU_V7_HAS_VIRT |
Marcel Ziswiler | d2b64bd | 2017-04-01 15:43:16 -0700 | [diff] [blame] | 12 | |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 13 | config TARGET_JETSON_TK1 |
| 14 | bool "NVIDIA Tegra124 Jetson TK1 board" |
Michal Simek | 7e7ba3b | 2018-07-23 15:55:15 +0200 | [diff] [blame] | 15 | select ARCH_SUPPORT_PSCI |
Tom Rini | 22d567e | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 16 | select BOARD_LATE_INIT |
Masahiro Yamada | fcd2155 | 2016-08-30 16:22:20 +0900 | [diff] [blame] | 17 | select CPU_V7_HAS_NONSEC |
| 18 | select CPU_V7_HAS_VIRT |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 19 | |
Peter Chubb | 441f238 | 2016-08-30 22:54:46 +0000 | [diff] [blame] | 20 | config TARGET_CEI_TK1_SOM |
| 21 | bool "Colorado Engineering Inc Tegra124 TK1-som board" |
Tom Rini | 22d567e | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 22 | select BOARD_LATE_INIT |
Peter Chubb | 441f238 | 2016-08-30 22:54:46 +0000 | [diff] [blame] | 23 | select CPU_V7_HAS_NONSEC if !SPL_BUILD |
| 24 | select CPU_V7_HAS_VIRT if !SPL_BUILD |
| 25 | help |
| 26 | The Colorado Engineering Tegra TK1-SOM is a very compact |
| 27 | (51mmx58mm) board that is functionally almost the same as |
| 28 | the Jetson TK1. The main differences are in which balls on |
| 29 | the SoC are assigned to which functions, and the PCIEe |
| 30 | configuration. |
| 31 | |
Allen Martin | a142ac7 | 2014-12-04 06:36:30 -0700 | [diff] [blame] | 32 | config TARGET_NYAN_BIG |
Simon Glass | 9eb444e | 2015-06-05 14:39:45 -0600 | [diff] [blame] | 33 | bool "Google/NVIDIA Nyan-big Chromebook" |
Tom Rini | 22d567e | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 34 | select BOARD_LATE_INIT |
Allen Martin | a142ac7 | 2014-12-04 06:36:30 -0700 | [diff] [blame] | 35 | help |
| 36 | Nyan Big is a Tegra124 clamshell board that is very similar |
| 37 | to venice2, but it has a different panel, the sdcard CD and WP |
| 38 | sense are flipped, and it has a different revision of the AS3722 |
| 39 | PMIC. The retail name is the Acer Chromebook 13 CB5-311-T7NN |
| 40 | (13.3-inch HD, NVIDIA Tegra K1, 2GB). |
| 41 | |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 42 | config TARGET_VENICE2 |
| 43 | bool "NVIDIA Tegra124 Venice2" |
Tom Rini | 22d567e | 2017-01-22 19:43:11 -0500 | [diff] [blame] | 44 | select BOARD_LATE_INIT |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 45 | |
| 46 | endchoice |
| 47 | |
| 48 | config SYS_SOC |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 49 | default "tegra124" |
| 50 | |
Peter Chubb | 441f238 | 2016-08-30 22:54:46 +0000 | [diff] [blame] | 51 | source "board/cei/cei-tk1-som/Kconfig" |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 52 | source "board/nvidia/jetson-tk1/Kconfig" |
Allen Martin | a142ac7 | 2014-12-04 06:36:30 -0700 | [diff] [blame] | 53 | source "board/nvidia/nyan-big/Kconfig" |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 54 | source "board/nvidia/venice2/Kconfig" |
Marcel Ziswiler | d2b64bd | 2017-04-01 15:43:16 -0700 | [diff] [blame] | 55 | source "board/toradex/apalis-tk1/Kconfig" |
Masahiro Yamada | 73a5b1a | 2014-08-31 07:10:56 +0900 | [diff] [blame] | 56 | |
| 57 | endif |