Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2015 Freescale Semiconductor |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 4 | */ |
| 5 | #include <common.h> |
Tom Rini | 8c70baa | 2021-12-14 13:36:40 -0500 | [diff] [blame] | 6 | #include <clock_legacy.h> |
Simon Glass | 0af6e2d | 2019-08-01 09:46:52 -0600 | [diff] [blame] | 7 | #include <env.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 8 | #include <init.h> |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 9 | #include <malloc.h> |
| 10 | #include <errno.h> |
| 11 | #include <netdev.h> |
| 12 | #include <fsl_ifc.h> |
| 13 | #include <fsl_ddr.h> |
Simon Glass | 3ba929a | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 14 | #include <asm/global_data.h> |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 15 | #include <asm/io.h> |
| 16 | #include <fdt_support.h> |
Masahiro Yamada | 75f82d0 | 2018-03-05 01:20:11 +0900 | [diff] [blame] | 17 | #include <linux/libfdt.h> |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 18 | #include <fsl-mc/fsl_mc.h> |
Simon Glass | 9d1f619 | 2019-08-02 09:44:25 -0600 | [diff] [blame] | 19 | #include <env_internal.h> |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 20 | #include <i2c.h> |
Priyanka Jain | 2657e43 | 2015-06-29 15:39:40 +0530 | [diff] [blame] | 21 | #include <rtc.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 22 | #include <asm/arch/soc.h> |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 23 | #include <hwconfig.h> |
Saksham Jain | c0c38d2 | 2016-03-23 16:24:35 +0530 | [diff] [blame] | 24 | #include <fsl_sec.h> |
Santan Kumar | c61c699 | 2017-03-07 11:21:03 +0530 | [diff] [blame] | 25 | #include <asm/arch/ppa.h> |
Laurentiu Tudor | 4adff39 | 2019-10-18 09:01:54 +0000 | [diff] [blame] | 26 | #include <asm/arch-fsl-layerscape/fsl_icid.h> |
Stephen Carlson | 4e979ac | 2021-06-22 16:42:02 -0700 | [diff] [blame] | 27 | #include "../common/i2c_mux.h" |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 28 | |
| 29 | #include "../common/qixis.h" |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 30 | #include "ls2080aqds_qixis.h" |
Priyanka Jain | 53e7ec0 | 2017-01-19 11:12:28 +0530 | [diff] [blame] | 31 | #include "../common/vid.h" |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 32 | |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 33 | #define PIN_MUX_SEL_SDHC 0x00 |
| 34 | #define PIN_MUX_SEL_DSPI 0x0a |
Yuan Yao | 2ec8584 | 2016-06-08 18:24:52 +0800 | [diff] [blame] | 35 | #define SCFG_QSPICLKCTRL_DIV_20 (5 << 27) |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 36 | |
| 37 | #define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value) |
| 38 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 39 | DECLARE_GLOBAL_DATA_PTR; |
| 40 | |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 41 | enum { |
| 42 | MUX_TYPE_SDHC, |
| 43 | MUX_TYPE_DSPI, |
| 44 | }; |
| 45 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 46 | unsigned long long get_qixis_addr(void) |
| 47 | { |
| 48 | unsigned long long addr; |
| 49 | |
| 50 | if (gd->flags & GD_FLG_RELOC) |
| 51 | addr = QIXIS_BASE_PHYS; |
| 52 | else |
| 53 | addr = QIXIS_BASE_PHYS_EARLY; |
| 54 | |
| 55 | /* |
| 56 | * IFC address under 256MB is mapped to 0x30000000, any address above |
| 57 | * is mapped to 0x5_10000000 up to 4GB. |
| 58 | */ |
| 59 | addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000; |
| 60 | |
| 61 | return addr; |
| 62 | } |
| 63 | |
| 64 | int checkboard(void) |
| 65 | { |
| 66 | char buf[64]; |
| 67 | u8 sw; |
| 68 | static const char *const freq[] = {"100", "125", "156.25", |
| 69 | "100 separate SSCG"}; |
| 70 | int clock; |
| 71 | |
Prabhakar Kushwaha | 67f2e9c | 2015-05-28 14:54:07 +0530 | [diff] [blame] | 72 | cpu_name(buf); |
| 73 | printf("Board: %s-QDS, ", buf); |
| 74 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 75 | sw = QIXIS_READ(arch); |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 76 | printf("Board Arch: V%d, ", sw >> 4); |
| 77 | printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1); |
| 78 | |
Prabhakar Kushwaha | 67f2e9c | 2015-05-28 14:54:07 +0530 | [diff] [blame] | 79 | memset((u8 *)buf, 0x00, ARRAY_SIZE(buf)); |
| 80 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 81 | sw = QIXIS_READ(brdcfg[0]); |
| 82 | sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT; |
| 83 | |
| 84 | if (sw < 0x8) |
| 85 | printf("vBank: %d\n", sw); |
| 86 | else if (sw == 0x8) |
| 87 | puts("PromJet\n"); |
| 88 | else if (sw == 0x9) |
| 89 | puts("NAND\n"); |
Yuan Yao | 331c87c | 2016-06-08 18:25:00 +0800 | [diff] [blame] | 90 | else if (sw == 0xf) |
| 91 | puts("QSPI\n"); |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 92 | else if (sw == 0x15) |
| 93 | printf("IFCCard\n"); |
| 94 | else |
| 95 | printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH); |
| 96 | |
| 97 | printf("FPGA: v%d (%s), build %d", |
| 98 | (int)QIXIS_READ(scver), qixis_read_tag(buf), |
| 99 | (int)qixis_read_minor()); |
| 100 | /* the timestamp string contains "\n" at the end */ |
| 101 | printf(" on %s", qixis_read_time(buf)); |
| 102 | |
| 103 | /* |
| 104 | * Display the actual SERDES reference clocks as configured by the |
| 105 | * dip switches on the board. Note that the SWx registers could |
| 106 | * technically be set to force the reference clocks to match the |
| 107 | * values that the SERDES expects (or vice versa). For now, however, |
| 108 | * we just display both values and hope the user notices when they |
| 109 | * don't match. |
| 110 | */ |
| 111 | puts("SERDES1 Reference : "); |
| 112 | sw = QIXIS_READ(brdcfg[2]); |
| 113 | clock = (sw >> 6) & 3; |
| 114 | printf("Clock1 = %sMHz ", freq[clock]); |
| 115 | clock = (sw >> 4) & 3; |
| 116 | printf("Clock2 = %sMHz", freq[clock]); |
| 117 | |
| 118 | puts("\nSERDES2 Reference : "); |
| 119 | clock = (sw >> 2) & 3; |
| 120 | printf("Clock1 = %sMHz ", freq[clock]); |
| 121 | clock = (sw >> 0) & 3; |
| 122 | printf("Clock2 = %sMHz\n", freq[clock]); |
| 123 | |
| 124 | return 0; |
| 125 | } |
| 126 | |
| 127 | unsigned long get_board_sys_clk(void) |
| 128 | { |
| 129 | u8 sysclk_conf = QIXIS_READ(brdcfg[1]); |
| 130 | |
| 131 | switch (sysclk_conf & 0x0F) { |
| 132 | case QIXIS_SYSCLK_83: |
| 133 | return 83333333; |
| 134 | case QIXIS_SYSCLK_100: |
| 135 | return 100000000; |
| 136 | case QIXIS_SYSCLK_125: |
| 137 | return 125000000; |
| 138 | case QIXIS_SYSCLK_133: |
| 139 | return 133333333; |
| 140 | case QIXIS_SYSCLK_150: |
| 141 | return 150000000; |
| 142 | case QIXIS_SYSCLK_160: |
| 143 | return 160000000; |
| 144 | case QIXIS_SYSCLK_166: |
| 145 | return 166666666; |
| 146 | } |
| 147 | return 66666666; |
| 148 | } |
| 149 | |
| 150 | unsigned long get_board_ddr_clk(void) |
| 151 | { |
| 152 | u8 ddrclk_conf = QIXIS_READ(brdcfg[1]); |
| 153 | |
| 154 | switch ((ddrclk_conf & 0x30) >> 4) { |
| 155 | case QIXIS_DDRCLK_100: |
| 156 | return 100000000; |
| 157 | case QIXIS_DDRCLK_125: |
| 158 | return 125000000; |
| 159 | case QIXIS_DDRCLK_133: |
| 160 | return 133333333; |
| 161 | } |
| 162 | return 66666666; |
| 163 | } |
| 164 | |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 165 | int config_board_mux(int ctrl_type) |
| 166 | { |
| 167 | u8 reg5; |
| 168 | |
| 169 | reg5 = QIXIS_READ(brdcfg[5]); |
| 170 | |
| 171 | switch (ctrl_type) { |
| 172 | case MUX_TYPE_SDHC: |
| 173 | reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC); |
| 174 | break; |
| 175 | case MUX_TYPE_DSPI: |
| 176 | reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI); |
| 177 | break; |
| 178 | default: |
| 179 | printf("Wrong mux interface type\n"); |
| 180 | return -1; |
| 181 | } |
| 182 | |
| 183 | QIXIS_WRITE(brdcfg[5], reg5); |
| 184 | |
| 185 | return 0; |
| 186 | } |
| 187 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 188 | int board_init(void) |
| 189 | { |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 190 | char *env_hwconfig; |
| 191 | u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE; |
| 192 | u32 val; |
| 193 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 194 | init_final_memctl_regs(); |
| 195 | |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 196 | val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4); |
| 197 | |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 198 | env_hwconfig = env_get("hwconfig"); |
Haikun Wang | a6cd9da | 2015-06-26 19:58:12 +0800 | [diff] [blame] | 199 | |
| 200 | if (hwconfig_f("dspi", env_hwconfig) && |
| 201 | DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8))) |
| 202 | config_board_mux(MUX_TYPE_DSPI); |
| 203 | else |
| 204 | config_board_mux(MUX_TYPE_SDHC); |
| 205 | |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 206 | #if defined(CONFIG_MTD_RAW_NAND) && defined(CONFIG_FSL_QSPI) |
Yuan Yao | 86f42d7 | 2016-06-08 18:24:57 +0800 | [diff] [blame] | 207 | val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4); |
| 208 | |
| 209 | if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3)) |
| 210 | QIXIS_WRITE(brdcfg[9], |
| 211 | (QIXIS_READ(brdcfg[9]) & 0xf8) | |
| 212 | FSL_QIXIS_BRDCFG9_QSPI); |
| 213 | #endif |
| 214 | |
Stephen Carlson | 4e979ac | 2021-06-22 16:42:02 -0700 | [diff] [blame] | 215 | select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0); |
Chuanhua Han | 1ab68c7 | 2019-07-26 19:24:01 +0800 | [diff] [blame] | 216 | |
Chuanhua Han | 4f97aac | 2019-07-26 19:24:00 +0800 | [diff] [blame] | 217 | #ifdef CONFIG_RTC_ENABLE_32KHZ_OUTPUT |
Igor Opaniuk | f7c9176 | 2021-02-09 13:52:45 +0200 | [diff] [blame] | 218 | #if CONFIG_IS_ENABLED(DM_I2C) |
Chuanhua Han | 1ab68c7 | 2019-07-26 19:24:01 +0800 | [diff] [blame] | 219 | rtc_enable_32khz_output(0, CONFIG_SYS_I2C_RTC_ADDR); |
| 220 | #else |
Priyanka Jain | 2657e43 | 2015-06-29 15:39:40 +0530 | [diff] [blame] | 221 | rtc_enable_32khz_output(); |
Chuanhua Han | 4f97aac | 2019-07-26 19:24:00 +0800 | [diff] [blame] | 222 | #endif |
Chuanhua Han | 1ab68c7 | 2019-07-26 19:24:01 +0800 | [diff] [blame] | 223 | #endif |
| 224 | |
Udit Agarwal | c83ea8a | 2017-08-16 07:13:29 -0400 | [diff] [blame] | 225 | #ifdef CONFIG_FSL_CAAM |
| 226 | sec_init(); |
| 227 | #endif |
Santan Kumar | c61c699 | 2017-03-07 11:21:03 +0530 | [diff] [blame] | 228 | |
| 229 | #ifdef CONFIG_FSL_LS_PPA |
| 230 | ppa_init(); |
| 231 | #endif |
| 232 | |
Ioana Ciornei | 51a4649 | 2020-05-18 14:48:35 +0300 | [diff] [blame] | 233 | #if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH) |
| 234 | pci_init(); |
| 235 | #endif |
| 236 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | int board_early_init_f(void) |
| 241 | { |
Tom Rini | 714482a | 2021-08-18 23:12:25 -0400 | [diff] [blame] | 242 | #if defined(CONFIG_SYS_I2C_EARLY_INIT) |
Yuan Yao | 5a89cce | 2016-06-08 18:24:54 +0800 | [diff] [blame] | 243 | i2c_early_init_f(); |
| 244 | #endif |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 245 | fsl_lsch3_early_init_f(); |
Yuan Yao | 2ec8584 | 2016-06-08 18:24:52 +0800 | [diff] [blame] | 246 | #ifdef CONFIG_FSL_QSPI |
| 247 | /* input clk: 1/2 platform clk, output: input/20 */ |
| 248 | out_le32(SCFG_BASE + SCFG_QSPICLKCTLR, SCFG_QSPICLKCTRL_DIV_20); |
| 249 | #endif |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 250 | return 0; |
| 251 | } |
| 252 | |
Priyanka Jain | 53e7ec0 | 2017-01-19 11:12:28 +0530 | [diff] [blame] | 253 | int misc_init_r(void) |
| 254 | { |
| 255 | if (adjust_vdd(0)) |
| 256 | printf("Warning: Adjusting core voltage failed.\n"); |
| 257 | |
| 258 | return 0; |
| 259 | } |
| 260 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 261 | void detail_board_ddr_info(void) |
| 262 | { |
| 263 | puts("\nDDR "); |
| 264 | print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, ""); |
| 265 | print_ddr_info(0); |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 266 | #ifdef CONFIG_SYS_FSL_HAS_DP_DDR |
York Sun | cbe8e1c | 2016-04-04 11:41:26 -0700 | [diff] [blame] | 267 | if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) { |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 268 | puts("\nDP-DDR "); |
| 269 | print_size(gd->bd->bi_dram[2].size, ""); |
| 270 | print_ddr_info(CONFIG_DP_DDR_CTRL); |
| 271 | } |
Prabhakar Kushwaha | 122bcfd | 2015-11-09 16:42:07 +0530 | [diff] [blame] | 272 | #endif |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 273 | } |
| 274 | |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 275 | #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 276 | void fdt_fixup_board_enet(void *fdt) |
| 277 | { |
| 278 | int offset; |
| 279 | |
Stuart Yoder | a346615 | 2016-03-02 16:37:13 -0600 | [diff] [blame] | 280 | offset = fdt_path_offset(fdt, "/soc/fsl-mc"); |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 281 | |
| 282 | if (offset < 0) |
Stuart Yoder | a346615 | 2016-03-02 16:37:13 -0600 | [diff] [blame] | 283 | offset = fdt_path_offset(fdt, "/fsl-mc"); |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 284 | |
| 285 | if (offset < 0) { |
| 286 | printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n", |
| 287 | __func__, offset); |
| 288 | return; |
| 289 | } |
| 290 | |
Mian Yousaf Kaukab | 9712465 | 2018-12-18 14:01:17 +0100 | [diff] [blame] | 291 | if (get_mc_boot_status() == 0 && |
| 292 | (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0)) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 293 | fdt_status_okay(fdt, offset); |
| 294 | else |
| 295 | fdt_status_fail(fdt, offset); |
| 296 | } |
Alexander Graf | 2ebeb44 | 2016-11-17 01:02:57 +0100 | [diff] [blame] | 297 | |
| 298 | void board_quiesce_devices(void) |
| 299 | { |
| 300 | fsl_mc_ldpaa_exit(gd->bd); |
| 301 | } |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 302 | #endif |
| 303 | |
| 304 | #ifdef CONFIG_OF_BOARD_SETUP |
Masahiro Yamada | f7ed78b | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 305 | int ft_board_setup(void *blob, struct bd_info *bd) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 306 | { |
Bhupesh Sharma | 0b10a1a | 2015-05-28 14:54:10 +0530 | [diff] [blame] | 307 | u64 base[CONFIG_NR_DRAM_BANKS]; |
| 308 | u64 size[CONFIG_NR_DRAM_BANKS]; |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 309 | |
| 310 | ft_cpu_setup(blob, bd); |
| 311 | |
Bhupesh Sharma | 0b10a1a | 2015-05-28 14:54:10 +0530 | [diff] [blame] | 312 | /* fixup DT for the two GPP DDR banks */ |
| 313 | base[0] = gd->bd->bi_dram[0].start; |
| 314 | size[0] = gd->bd->bi_dram[0].size; |
| 315 | base[1] = gd->bd->bi_dram[1].start; |
| 316 | size[1] = gd->bd->bi_dram[1].size; |
| 317 | |
York Sun | 4de24ef | 2017-03-06 09:02:28 -0800 | [diff] [blame] | 318 | #ifdef CONFIG_RESV_RAM |
| 319 | /* reduce size if reserved memory is within this bank */ |
| 320 | if (gd->arch.resv_ram >= base[0] && |
| 321 | gd->arch.resv_ram < base[0] + size[0]) |
| 322 | size[0] = gd->arch.resv_ram - base[0]; |
| 323 | else if (gd->arch.resv_ram >= base[1] && |
| 324 | gd->arch.resv_ram < base[1] + size[1]) |
| 325 | size[1] = gd->arch.resv_ram - base[1]; |
| 326 | #endif |
| 327 | |
Bhupesh Sharma | 0b10a1a | 2015-05-28 14:54:10 +0530 | [diff] [blame] | 328 | fdt_fixup_memory_banks(blob, base, size, 2); |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 329 | |
Nipun Gupta | d691264 | 2018-08-20 16:01:14 +0530 | [diff] [blame] | 330 | fdt_fsl_mc_fixup_iommu_map_entry(blob); |
| 331 | |
Sriram Dash | 9fd465c | 2016-09-16 17:12:15 +0530 | [diff] [blame] | 332 | fsl_fdt_fixup_dr_usb(blob, bd); |
Sriram Dash | 0182095 | 2016-06-13 09:58:36 +0530 | [diff] [blame] | 333 | |
Santan Kumar | 1afa900 | 2017-05-05 15:42:29 +0530 | [diff] [blame] | 334 | #if defined(CONFIG_FSL_MC_ENET) && !defined(CONFIG_SPL_BUILD) |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 335 | fdt_fixup_board_enet(blob); |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 336 | #endif |
| 337 | |
Laurentiu Tudor | 4adff39 | 2019-10-18 09:01:54 +0000 | [diff] [blame] | 338 | fdt_fixup_icid(blob); |
| 339 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 340 | return 0; |
| 341 | } |
| 342 | #endif |
| 343 | |
| 344 | void qixis_dump_switch(void) |
| 345 | { |
| 346 | int i, nr_of_cfgsw; |
| 347 | |
| 348 | QIXIS_WRITE(cms[0], 0x00); |
| 349 | nr_of_cfgsw = QIXIS_READ(cms[1]); |
| 350 | |
| 351 | puts("DIP switch settings dump:\n"); |
| 352 | for (i = 1; i <= nr_of_cfgsw; i++) { |
| 353 | QIXIS_WRITE(cms[0], i); |
| 354 | printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1])); |
| 355 | } |
| 356 | } |