blob: fd27ea15872194dc20e6cfa48781ac5d8f226c15 [file] [log] [blame]
wdenke6466f62003-06-05 19:27:42 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenke6466f62003-06-05 19:27:42 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31
32/*
33 * High Level Configuration Options
34 * (easy to change)
35 */
36
37#undef CONFIG_MPC860
38#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
39#define CONFIG_RPXLITE 1 /* RMU is the RPXlite clone */
40#define CONFIG_RMU 1
41
42#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
43#undef CONFIG_8xx_CONS_SMC2
44#undef CONFIG_8xx_CONS_NONE
45#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
46#if 0
47#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
48#else
49#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
50#endif
51
wdenke6466f62003-06-05 19:27:42 +000052#undef CONFIG_BOOTARGS
53#define CONFIG_BOOTCOMMAND \
54 "bootp; " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010055 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenke6466f62003-06-05 19:27:42 +000057 "bootm"
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
60#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
61
wdenk2191f502003-08-29 10:05:53 +000062/* enable I2C and select the hardware/software driver */
63#undef CONFIG_HARD_I2C /* I2C with hardware support */
64#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
65
66#define CFG_I2C_SPEED 40000 /* 40 kHz is supposed to work */
67#define CFG_I2C_SLAVE 0xFE
68
69/* Software (bit-bang) I2C driver configuration */
70#define PB_SCL 0x00000020 /* PB 26 */
71#define PB_SDA 0x00000010 /* PB 27 */
72
73#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
74#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
75#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
76#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
77#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
78 else immr->im_cpm.cp_pbdat &= ~PB_SDA
79#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
80 else immr->im_cpm.cp_pbdat &= ~PB_SCL
81#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
82
83/* M41T11 Serial Access Timekeeper(R) SRAM */
84#define CONFIG_RTC_M41T11 1
85#define CFG_I2C_RTC_ADDR 0x68
86#define CFG_M41T11_BASE_YEAR 1900 /* play along with the linux driver */
87
wdenke6466f62003-06-05 19:27:42 +000088#undef CONFIG_WATCHDOG /* watchdog disabled */
89
wdenk2191f502003-08-29 10:05:53 +000090
Jon Loeliger1e8100f2007-07-04 22:33:23 -050091/*
92 * Command line configuration.
93 */
94#include <config_cmd_default.h>
wdenke6466f62003-06-05 19:27:42 +000095
Jon Loeliger1e8100f2007-07-04 22:33:23 -050096#define CONFIG_CMD_DATE
97#define CONFIG_CMD_DHCP
98#define CONFIG_CMD_I2C
99#define CONFIG_CMD_NFS
100#define CONFIG_CMD_SNTP
101
102
103#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
wdenke6466f62003-06-05 19:27:42 +0000104
wdenk78ae91f2003-12-03 23:53:42 +0000105#define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
106#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
107#define CONFIG_AUTOBOOT_DELAY_STR "system"
108
wdenke6466f62003-06-05 19:27:42 +0000109/*
110 * Miscellaneous configurable options
111 */
112#define CFG_LONGHELP /* undef to save memory */
113#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger1e8100f2007-07-04 22:33:23 -0500114#if defined(CONFIG_CMD_KGDB)
wdenke6466f62003-06-05 19:27:42 +0000115#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
116#else
117#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
118#endif
119#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
120#define CFG_MAXARGS 16 /* max number of command args */
121#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
122
123#define CFG_MEMTEST_START 0x0040000 /* memtest works on */
124#define CFG_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
125
126#define CFG_LOAD_ADDR 0x100000 /* default load address */
127
128#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
129
130#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
131
132/*
133 * Low Level Configuration Settings
134 * (address mappings, register initial values, etc.)
135 * You should know what you are doing if you make changes here.
136 */
137/*-----------------------------------------------------------------------
138 * Internal Memory Mapped Register
139 */
140#define CFG_IMMR 0xFA200000
141
142/*-----------------------------------------------------------------------
143 * Definitions for initial stack pointer and data area (in DPRAM)
144 */
145#define CFG_INIT_RAM_ADDR CFG_IMMR
146#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
147#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
148#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
149#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
150
151/*-----------------------------------------------------------------------
152 * Start addresses for the final memory configuration
153 * (Set up by the startup code)
154 * Please note that CFG_SDRAM_BASE _must_ start at 0
155 */
156#define CFG_SDRAM_BASE 0x00000000
wdenka09491a2004-04-08 22:31:29 +0000157#define CFG_FLASH_BASE (0-flash_info[0].size) /* Put flash at end */
Jon Loeliger1e8100f2007-07-04 22:33:23 -0500158#if defined(DEBUG) || defined(CONFIG_CMD_IDE)
wdenke6466f62003-06-05 19:27:42 +0000159#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
160#else
161#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
162#endif
wdenka09491a2004-04-08 22:31:29 +0000163#define CFG_MONITOR_BASE TEXT_BASE
wdenke6466f62003-06-05 19:27:42 +0000164#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
165
166/*
167 * For booting Linux, the board info and command line data
168 * have to be in the first 8 MB of memory, since this is
169 * the maximum mapped by the Linux kernel during initialization.
170 */
171#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
172
173/*-----------------------------------------------------------------------
174 * FLASH organization
175 */
176#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
wdenka09491a2004-04-08 22:31:29 +0000177#define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
wdenke6466f62003-06-05 19:27:42 +0000178
179#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
180#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
181
182#define CFG_ENV_IS_IN_FLASH 1
wdenka09491a2004-04-08 22:31:29 +0000183#define CFG_ENV_ADDR ((TEXT_BASE) + 0x40000)
wdenke6466f62003-06-05 19:27:42 +0000184#define CFG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
wdenke6466f62003-06-05 19:27:42 +0000185
186/* Address and size of Redundant Environment Sector */
wdenka09491a2004-04-08 22:31:29 +0000187#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR+CFG_ENV_SIZE)
wdenke6466f62003-06-05 19:27:42 +0000188#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
189
190/*-----------------------------------------------------------------------
wdenk2191f502003-08-29 10:05:53 +0000191 * Reset address
192 */
193#define CFG_RESET_ADDRESS ((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res)))
194
195/*-----------------------------------------------------------------------
wdenke6466f62003-06-05 19:27:42 +0000196 * Cache Configuration
197 */
198#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger1e8100f2007-07-04 22:33:23 -0500199#if defined(CONFIG_CMD_KGDB)
wdenke6466f62003-06-05 19:27:42 +0000200#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
201#endif
202
203/*-----------------------------------------------------------------------
204 * SYPCR - System Protection Control 11-9
205 * SYPCR can only be written once after reset!
206 *-----------------------------------------------------------------------
207 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
208 */
209#if defined(CONFIG_WATCHDOG)
210#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
211 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
212#else
213#define CFG_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
214#endif
215
216/*-----------------------------------------------------------------------
217 * SIUMCR - SIU Module Configuration 11-6
218 *-----------------------------------------------------------------------
219 * PCMCIA config., multi-function pin tri-state
220 */
221#define CFG_SIUMCR (SIUMCR_MLRC10)
222
223/*-----------------------------------------------------------------------
224 * TBSCR - Time Base Status and Control 11-26
225 *-----------------------------------------------------------------------
226 * Clear Reference Interrupt Status, Timebase freezing enabled
227 */
228#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
229
230/*-----------------------------------------------------------------------
231 * RTCSC - Real-Time Clock Status and Control Register 11-27
232 *-----------------------------------------------------------------------
233 */
234/*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
235#define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
236
237/*-----------------------------------------------------------------------
238 * PISCR - Periodic Interrupt Status and Control 11-31
239 *-----------------------------------------------------------------------
240 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
241 */
242#define CFG_PISCR (PISCR_PS | PISCR_PITF)
243
244/*-----------------------------------------------------------------------
245 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
246 *-----------------------------------------------------------------------
247 * Reset PLL lock status sticky bit, timer expired status bit and timer
248 * interrupt status bit
249 *
250 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
251 */
252/* up to 50 MHz we use a 1:1 clock */
253#define CFG_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
254
255/*-----------------------------------------------------------------------
256 * SCCR - System Clock and reset Control Register 15-27
257 *-----------------------------------------------------------------------
258 * Set clock output, timebase and RTC source and divider,
259 * power management and some other internal clocks
260 */
261#define SCCR_MASK SCCR_EBDF00
262/* up to 50 MHz we use a 1:1 clock */
263#define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
264
265/*-----------------------------------------------------------------------
266 * PCMCIA stuff
267 *-----------------------------------------------------------------------
268 *
269 */
270#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
271#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
272#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
273#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
274#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
275#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
276#define CFG_PCMCIA_IO_ADDR (0xEC000000)
277#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
278
279/*-----------------------------------------------------------------------
280 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
281 *-----------------------------------------------------------------------
282 */
283
284#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
285
286#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
287#undef CONFIG_IDE_LED /* LED for ide not supported */
288#undef CONFIG_IDE_RESET /* reset for ide not supported */
289
290#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
291#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
292
293#define CFG_ATA_IDE0_OFFSET 0x0000
294
295#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
296
297/* Offset for data I/O */
298#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
299
300/* Offset for normal register accesses */
301#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
302
303/* Offset for alternate registers */
304#define CFG_ATA_ALT_OFFSET 0x0100
305
306/*-----------------------------------------------------------------------
307 *
308 *-----------------------------------------------------------------------
309 *
310 */
311/*#define CFG_DER 0x2002000F*/
312#define CFG_DER 0
313
314/*
315 * Init Memory Controller:
316 *
317 * BR0 and OR0 (FLASH)
318 */
319
wdenka09491a2004-04-08 22:31:29 +0000320#define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base - up to 64 MB of flash */
321#define CFG_PRELIM_OR_AM 0xFC000000 /* OR addr mask - map 64 MB */
wdenke6466f62003-06-05 19:27:42 +0000322
323/* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
324#define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
325
326#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
327#define CFG_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
328
329/*
330 * BR1 and OR1 (SDRAM)
331 *
332 */
333#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
wdenkb10ba6b2003-08-28 09:41:22 +0000334#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB */
wdenke6466f62003-06-05 19:27:42 +0000335
336/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
337#define CFG_OR_TIMING_SDRAM 0x00000E00
338
wdenkb10ba6b2003-08-28 09:41:22 +0000339#define CFG_OR1_PRELIM (0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */
wdenke6466f62003-06-05 19:27:42 +0000340#define CFG_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
341
342/* RPXLITE mem setting */
wdenka09491a2004-04-08 22:31:29 +0000343#define CFG_NVRAM_BASE 0xFA000000 /* NVRAM & SRAM base */
344/* IMMR: 0xFA200000 IMMR base address - see above */
345#define CFG_BCSR_BASE 0xFA400000 /* BCSR base address */
346
347#define CFG_BR3_PRELIM (CFG_BCSR_BASE | BR_V) /* BCSR */
wdenke6466f62003-06-05 19:27:42 +0000348#define CFG_OR3_PRELIM 0xFFFF8910
wdenka09491a2004-04-08 22:31:29 +0000349#define CFG_BR4_PRELIM (CFG_NVRAM_BASE | BR_PS_8 | BR_V) /* NVRAM & SRAM */
wdenke6466f62003-06-05 19:27:42 +0000350#define CFG_OR4_PRELIM 0xFFFE0970
351
352/*
353 * Memory Periodic Timer Prescaler
354 */
355
356/* periodic timer for refresh */
357#define CFG_MAMR_PTA 20
358
359/*
360 * Refresh clock Prescalar
361 */
362#define CFG_MPTPR MPTPR_PTP_DIV2
363
364/*
365 * MAMR settings for SDRAM
366 */
367
wdenkb10ba6b2003-08-28 09:41:22 +0000368/* 9 column SDRAM */
369#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenke6466f62003-06-05 19:27:42 +0000370 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
371 MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X)
372
373/*
374 * Internal Definitions
375 *
376 * Boot Flags
377 */
378#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
379#define BOOTFLAG_WARM 0x02 /* Software reboot */
380
381/*
382 * BCSRx
383 *
384 * Board Status and Control Registers
385 *
386 */
387
wdenka09491a2004-04-08 22:31:29 +0000388#define BCSR0 (CFG_BCSR_BASE + 0)
389#define BCSR1 (CFG_BCSR_BASE + 1)
390#define BCSR2 (CFG_BCSR_BASE + 2)
391#define BCSR3 (CFG_BCSR_BASE + 3)
wdenke6466f62003-06-05 19:27:42 +0000392
393#define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
394#define BCSR0_ENNVRAM 0x02 /* CS4# Control */
395#define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
396#define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
397#define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
398#define BCSR0_COLTEST 0x20
399#define BCSR0_ETHLPBK 0x40
400#define BCSR0_ETHEN 0x80
401
402#define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
403#define BCSR1_PCVCTL6 0x02
404#define BCSR1_PCVCTL5 0x04
405#define BCSR1_PCVCTL4 0x08
406#define BCSR1_IPB5SEL 0x10
407
408#define BCSR2_ENPA5HDR 0x08 /* USB Control */
409#define BCSR2_ENUSBCLK 0x10
410#define BCSR2_USBPWREN 0x20
411#define BCSR2_USBSPD 0x40
412#define BCSR2_USBSUSP 0x80
413
414#define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
415#define BCSR3_BWNVR 0x02 /* NVRAM Battery */
416#define BCSR3_RDY_BSY 0x04 /* Flash Operation */
417#define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
418#define BCSR3_D27 0x10 /* Dip Switch settings */
419#define BCSR3_D26 0x20
420#define BCSR3_D25 0x40
421#define BCSR3_D24 0x80
422
423#endif /* __CONFIG_H */