Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2006 Freescale Semiconductor, Inc. |
| 3 | * Dave Liu <daveliu@freescale.com> |
| 4 | * |
| 5 | * Copyright (C) 2007 Logic Product Development, Inc. |
| 6 | * Peter Barada <peterb@logicpd.com> |
| 7 | * |
| 8 | * Copyright (C) 2007 MontaVista Software, Inc. |
| 9 | * Anton Vorontsov <avorontsov@ru.mvista.com> |
| 10 | * |
Holger Brunck | 0bd8202 | 2011-03-14 15:49:05 +0100 | [diff] [blame] | 11 | * (C) Copyright 2008-2011 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 12 | * Heiko Schocher, DENX Software Engineering, hs@denx.de. |
| 13 | * |
| 14 | * This program is free software; you can redistribute it and/or |
| 15 | * modify it under the terms of the GNU General Public License as |
| 16 | * published by the Free Software Foundation; either version 2 of |
| 17 | * the License, or (at your option) any later version. |
| 18 | */ |
| 19 | |
| 20 | #ifndef __CONFIG_H |
| 21 | #define __CONFIG_H |
| 22 | |
| 23 | /* |
| 24 | * High Level Configuration Options |
| 25 | */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 26 | #define CONFIG_QE /* Has QE */ |
| 27 | #define CONFIG_MPC8360 /* MPC8360 CPU specific */ |
| 28 | #define CONFIG_KMETER1 /* KMETER1 board specific */ |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 29 | #define CONFIG_HOSTNAME kmeter1 |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 30 | #define CONFIG_KM_BOARD_NAME "kmeter1" |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 31 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_TEXT_BASE 0xF0000000 |
Holger Brunck | 752ba31 | 2011-03-14 16:01:04 +0100 | [diff] [blame] | 33 | #define CONFIG_KM_DEF_NETDEV \ |
| 34 | "netdev=eth2\0" \ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 35 | |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 36 | /* include common defines/options for all 83xx Keymile boards */ |
Valentin Longchamp | 2f968d8 | 2011-05-04 01:47:33 +0000 | [diff] [blame] | 37 | #include "km/km83xx-common.h" |
Heiko Schocher | 2f6ea29 | 2010-01-07 08:55:50 +0100 | [diff] [blame] | 38 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 39 | #define CONFIG_MISC_INIT_R |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 40 | /* |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 41 | * System IO Setup |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 42 | */ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 43 | #define CONFIG_SYS_SICRH (SICRH_UC1EOBI | SICRH_UC2E1OBI) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 44 | |
| 45 | /* |
| 46 | * Hardware Reset Configuration Word |
| 47 | */ |
| 48 | #define CONFIG_SYS_HRCW_LOW (\ |
| 49 | HRCWL_CSB_TO_CLKIN_4X1 | \ |
| 50 | HRCWL_CORE_TO_CSB_2X1 | \ |
| 51 | HRCWL_CE_PLL_VCO_DIV_2 | \ |
| 52 | HRCWL_CE_TO_PLL_1X6 ) |
| 53 | |
| 54 | #define CONFIG_SYS_HRCW_HIGH (\ |
| 55 | HRCWH_CORE_ENABLE | \ |
| 56 | HRCWH_FROM_0X00000100 | \ |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 57 | HRCWH_BOOTSEQ_DISABLE | \ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 58 | HRCWH_SW_WATCHDOG_DISABLE | \ |
| 59 | HRCWH_ROM_LOC_LOCAL_16BIT | \ |
| 60 | HRCWH_BIG_ENDIAN | \ |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 61 | HRCWH_LALE_EARLY | \ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 62 | HRCWH_LDP_CLEAR ) |
| 63 | |
Heiko Schocher | 7b651bc | 2009-02-24 11:30:40 +0100 | [diff] [blame] | 64 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000007f |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 65 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SDRAM_TYPE_DDR2 | \ |
| 66 | SDRAM_CFG_SREN) |
| 67 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
| 68 | #define CONFIG_SYS_DDR_CLK_CNTL (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 69 | #define CONFIG_SYS_DDR_INTERVAL ((0x080 << SDRAM_INTERVAL_BSTOPRE_SHIFT) | \ |
| 70 | (0x3cf << SDRAM_INTERVAL_REFINT_SHIFT)) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 71 | |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 72 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN | CSCONFIG_AP | \ |
| 73 | CSCONFIG_ROW_BIT_13 | \ |
| 74 | CSCONFIG_COL_BIT_10 | \ |
| 75 | CSCONFIG_ODT_WR_ACS) |
| 76 | |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 77 | #define CONFIG_SYS_DDRCDR 0x40000001 |
| 78 | #define CONFIG_SYS_DDR_MODE 0x47860452 |
| 79 | #define CONFIG_SYS_DDR_MODE2 0x8080c000 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 80 | |
| 81 | #define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \ |
| 82 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \ |
| 83 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \ |
| 84 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \ |
| 85 | (0 << TIMING_CFG0_WWT_SHIFT) | \ |
| 86 | (0 << TIMING_CFG0_RRT_SHIFT) | \ |
| 87 | (0 << TIMING_CFG0_WRT_SHIFT) | \ |
| 88 | (0 << TIMING_CFG0_RWT_SHIFT)) |
| 89 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 90 | #define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_50) | \ |
| 91 | (2 << TIMING_CFG1_WRTORD_SHIFT) | \ |
| 92 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \ |
| 93 | (3 << TIMING_CFG1_WRREC_SHIFT) | \ |
| 94 | (7 << TIMING_CFG1_REFREC_SHIFT) | \ |
| 95 | (3 << TIMING_CFG1_ACTTORW_SHIFT) | \ |
| 96 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \ |
| 97 | (3 << TIMING_CFG1_PRETOACT_SHIFT)) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 98 | |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 99 | #define CONFIG_SYS_DDR_TIMING_2 ((8 << TIMING_CFG2_FOUR_ACT_SHIFT) | \ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 100 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) | \ |
| 101 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \ |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 102 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \ |
| 103 | (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 104 | (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \ |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 105 | (5 << TIMING_CFG2_CPO_SHIFT)) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 106 | |
| 107 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 108 | |
Heiko Schocher | 3a8dd21 | 2011-03-08 10:47:39 +0100 | [diff] [blame] | 109 | /* PRIO FPGA */ |
| 110 | #define CONFIG_SYS_KMBEC_FPGA_BASE 0xE8000000 |
| 111 | #define CONFIG_SYS_KMBEC_FPGA_SIZE 128 |
| 112 | /* PAXE FPGA */ |
| 113 | #define CONFIG_SYS_PAXE_BASE 0xA0000000 |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 114 | #define CONFIG_SYS_PAXE_SIZE 512 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 115 | |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 116 | /* EEprom support */ |
| 117 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 118 | |
| 119 | /* |
| 120 | * Local Bus Configuration & Clock Setup |
| 121 | */ |
Kim Phillips | 328040a | 2009-09-25 18:19:44 -0500 | [diff] [blame] | 122 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP |
| 123 | #define CONFIG_SYS_LCRR_EADC LCRR_EADC_2 |
| 124 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4 |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 125 | |
| 126 | /* |
| 127 | * Init Local Bus Memory Controller: |
| 128 | * |
| 129 | * Bank Bus Machine PortSz Size Device |
| 130 | * ---- --- ------- ------ ----- ------ |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 131 | * 3 Local GPCM 8 bit 512MB PAXE |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 132 | * |
| 133 | */ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 134 | |
| 135 | /* |
| 136 | * PAXE on the local bus CS3 |
| 137 | */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 138 | #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_PAXE_BASE |
Heiko Schocher | a8e72d0 | 2009-02-24 11:30:44 +0100 | [diff] [blame] | 139 | #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000001C /* 512MB window size */ |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 140 | |
| 141 | #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_PAXE_BASE | \ |
| 142 | (1 << BR_PS_SHIFT) | /* 8 bit port size */ \ |
| 143 | BR_V) |
| 144 | #define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PAXE_SIZE) | \ |
| 145 | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | \ |
| 146 | OR_GPCM_SCY_2 | \ |
| 147 | OR_GPCM_TRLX | OR_GPCM_EAD) |
| 148 | |
| 149 | /* |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 150 | * MMU Setup |
| 151 | */ |
| 152 | |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 153 | /* PAXE: icache cacheable, but dcache-inhibit and guarded */ |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 154 | #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_10 | \ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 155 | BATL_MEMCOHERENCE) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 156 | #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PAXE_BASE | BATU_BL_256M | \ |
Heiko Schocher | 466924f | 2010-02-18 08:08:25 +0100 | [diff] [blame] | 157 | BATU_VS | BATU_VP) |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 158 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_PAXE_BASE | BATL_PP_10 | \ |
| 159 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 160 | #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U |
| 161 | |
| 162 | #ifdef CONFIG_PCI |
| 163 | /* PCI MEM space: cacheable */ |
| 164 | #define CFG_IBAT6L (CFG_PCI1_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 165 | #define CFG_IBAT6U (CFG_PCI1_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) |
| 166 | #define CFG_DBAT6L CFG_IBAT6L |
| 167 | #define CFG_DBAT6U CFG_IBAT6U |
| 168 | /* PCI MMIO space: cache-inhibit and guarded */ |
| 169 | #define CFG_IBAT7L (CFG_PCI1_MMIO_PHYS | BATL_PP_10 | \ |
| 170 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
| 171 | #define CFG_IBAT7U (CFG_PCI1_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) |
| 172 | #define CFG_DBAT7L CFG_IBAT7L |
| 173 | #define CFG_DBAT7U CFG_IBAT7U |
| 174 | #else /* CONFIG_PCI */ |
| 175 | #define CONFIG_SYS_IBAT6L (0) |
| 176 | #define CONFIG_SYS_IBAT6U (0) |
| 177 | #define CONFIG_SYS_IBAT7L (0) |
| 178 | #define CONFIG_SYS_IBAT7U (0) |
| 179 | #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L |
| 180 | #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U |
| 181 | #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L |
| 182 | #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U |
| 183 | #endif /* CONFIG_PCI */ |
| 184 | |
Heiko Schocher | 3f8dcb5 | 2008-11-20 09:57:47 +0100 | [diff] [blame] | 185 | #endif /* __CONFIG_H */ |