blob: 63d838fe6be38ce353faf5c59e3f4a6e4bc39c0b [file] [log] [blame]
Stefan Roesef2303272005-11-15 10:35:59 +01001/*
2 * (C) Copyright 2005
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * CMS700.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_VOM405 1 /* ...on a VOM405 board */
39
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020040#define CONFIG_SYS_TEXT_BASE 0xFFFC8000
41
Stefan Roesef2303272005-11-15 10:35:59 +010042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
43#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
44
45#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
46
47#define CONFIG_BAUDRATE 9600
48#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
49
50#undef CONFIG_BOOTARGS
51#undef CONFIG_BOOTCOMMAND
52
53#define CONFIG_PREBOOT /* enable preboot variable */
54
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roesef2303272005-11-15 10:35:59 +010056
Ben Warren3a918a62008-10-27 23:50:15 -070057#define CONFIG_PPC4xx_EMAC
Stefan Roesef2303272005-11-15 10:35:59 +010058#undef CONFIG_HAS_ETH1
59
60#define CONFIG_MII 1 /* MII PHY management */
61#define CONFIG_PHY_ADDR 0 /* PHY address */
62#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
63#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
64
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050065/*
66 * BOOTP options
67 */
68#define CONFIG_BOOTP_SUBNETMASK
69#define CONFIG_BOOTP_GATEWAY
70#define CONFIG_BOOTP_HOSTNAME
71#define CONFIG_BOOTP_BOOTPATH
72#define CONFIG_BOOTP_DNS
73#define CONFIG_BOOTP_DNS2
74#define CONFIG_BOOTP_SEND_HOSTNAME
75
Stefan Roesef2303272005-11-15 10:35:59 +010076
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050077/*
78 * Command line configuration.
79 */
80#include <config_cmd_default.h>
Stefan Roesef2303272005-11-15 10:35:59 +010081
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050082#define CONFIG_CMD_DHCP
83#define CONFIG_CMD_BSP
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050084#define CONFIG_CMD_ELF
85#define CONFIG_CMD_NAND
86#define CONFIG_CMD_I2C
87#define CONFIG_CMD_DATE
88#define CONFIG_CMD_MII
89#define CONFIG_CMD_PING
90#define CONFIG_CMD_EEPROM
Stefan Roesef2303272005-11-15 10:35:59 +010091
Stefan Roesef2303272005-11-15 10:35:59 +010092
Stefan Roesef2303272005-11-15 10:35:59 +010093#undef CONFIG_WATCHDOG /* watchdog disabled */
94
95#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
96
97#undef CONFIG_PRAM /* no "protected RAM" */
98
99/*
100 * Miscellaneous configurable options
101 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_LONGHELP /* undef to save memory */
103#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesef2303272005-11-15 10:35:59 +0100104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
106#ifdef CONFIG_SYS_HUSH_PARSER
107#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Stefan Roesef2303272005-11-15 10:35:59 +0100108#endif
109
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500110#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesef2303272005-11-15 10:35:59 +0100112#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesef2303272005-11-15 10:35:59 +0100114#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
116#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
117#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roesef2303272005-11-15 10:35:59 +0100118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
Stefan Roesef2303272005-11-15 10:35:59 +0100120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
Stefan Roesef2303272005-11-15 10:35:59 +0100122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
124#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roesef2303272005-11-15 10:35:59 +0100125
Stefan Roese3ddce572010-09-20 16:05:31 +0200126#define CONFIG_CONS_INDEX 2 /* Use UART1 */
127#define CONFIG_SYS_NS16550
128#define CONFIG_SYS_NS16550_SERIAL
129#define CONFIG_SYS_NS16550_REG_SIZE 1
130#define CONFIG_SYS_NS16550_CLK get_serial_clock()
131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_BASE_BAUD 691200
Stefan Roesef2303272005-11-15 10:35:59 +0100134
135/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_BAUDRATE_TABLE \
Stefan Roesef2303272005-11-15 10:35:59 +0100137 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
138 57600, 115200, 230400, 460800, 921600 }
139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
141#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Stefan Roesef2303272005-11-15 10:35:59 +0100142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roesef2303272005-11-15 10:35:59 +0100144
145#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
146
147#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
148
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
Stefan Roesef2303272005-11-15 10:35:59 +0100150
151/*-----------------------------------------------------------------------
152 * RTC stuff
153 *-----------------------------------------------------------------------
154 */
155#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Stefan Roesef2303272005-11-15 10:35:59 +0100157
158/*-----------------------------------------------------------------------
159 * NAND-FLASH stuff
160 *-----------------------------------------------------------------------
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Matthias Fuchsc8452fa2007-07-09 10:10:06 +0200164#define NAND_BIG_DELAY_US 25
Stefan Roesef2303272005-11-15 10:35:59 +0100165
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
167#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
168#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
169#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
Stefan Roesef2303272005-11-15 10:35:59 +0100170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
172#define CONFIG_SYS_NAND_QUIET 1
Stefan Roesef2303272005-11-15 10:35:59 +0100173
Stefan Roesef2303272005-11-15 10:35:59 +0100174/*
175 * For booting Linux, the board info and command line data
176 * have to be in the first 8 MB of memory, since this is
177 * the maximum mapped by the Linux kernel during initialization.
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roesef2303272005-11-15 10:35:59 +0100180/*-----------------------------------------------------------------------
181 * FLASH organization
182 */
183#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
186#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Stefan Roesef2303272005-11-15 10:35:59 +0100187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
189#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
Stefan Roesef2303272005-11-15 10:35:59 +0100190
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
192#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
193#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
Stefan Roesef2303272005-11-15 10:35:59 +0100194/*
195 * The following defines are added for buggy IOP480 byte interface.
196 * All other boards should use the standard values (CPCI405 etc.)
197 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
199#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
200#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
Stefan Roesef2303272005-11-15 10:35:59 +0100201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesef2303272005-11-15 10:35:59 +0100203
Stefan Roesef2303272005-11-15 10:35:59 +0100204/*-----------------------------------------------------------------------
205 * Start addresses for the final memory configuration
206 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Stefan Roesef2303272005-11-15 10:35:59 +0100208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchsb68fd0e2009-04-29 09:50:57 +0200210#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200211#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
212#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchsb68fd0e2009-04-29 09:50:57 +0200213#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Stefan Roesef2303272005-11-15 10:35:59 +0100214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM)
216# define CONFIG_SYS_RAMBOOT 1
Stefan Roesef2303272005-11-15 10:35:59 +0100217#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218# undef CONFIG_SYS_RAMBOOT
Stefan Roesef2303272005-11-15 10:35:59 +0100219#endif
220
221/*-----------------------------------------------------------------------
222 * Environment Variable setup
223 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200224#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200225#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
226#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
Stefan Roesef2303272005-11-15 10:35:59 +0100227 /* total size of a CAT24WC16 is 2048 bytes */
228
229/*-----------------------------------------------------------------------
230 * I2C EEPROM (CAT24WC16) for environment
231 */
232#define CONFIG_HARD_I2C /* I2c with hardware support */
Stefan Roese3b01e6b2010-04-01 14:37:24 +0200233#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
235#define CONFIG_SYS_I2C_SLAVE 0x7F
Stefan Roesef2303272005-11-15 10:35:59 +0100236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
238#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Stefan Roesef2303272005-11-15 10:35:59 +0100239/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
241#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
Stefan Roesef2303272005-11-15 10:35:59 +0100242 /* 16 byte page write mode using*/
243 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Stefan Roesef2303272005-11-15 10:35:59 +0100245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_EEPROM_WREN 1
Stefan Roesef2303272005-11-15 10:35:59 +0100247
248/*-----------------------------------------------------------------------
Stefan Roesef2303272005-11-15 10:35:59 +0100249 * External Bus Controller (EBC) Setup
250 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_PLD_BASE 0xf0000000
252#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
Stefan Roesef2303272005-11-15 10:35:59 +0100253
254/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_EBC_PB0AP 0x92015480
256#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
Stefan Roesef2303272005-11-15 10:35:59 +0100257
258/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_EBC_PB1AP 0x92015480
260#define CONFIG_SYS_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesef2303272005-11-15 10:35:59 +0100261
262/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
264#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Stefan Roesef2303272005-11-15 10:35:59 +0100265
266/*-----------------------------------------------------------------------
267 * FPGA stuff
268 */
Matthias Fuchsb68fd0e2009-04-29 09:50:57 +0200269#define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000
Stefan Roesef2303272005-11-15 10:35:59 +0100270
271/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */
273#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */
274#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */
275#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
276#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */
Stefan Roesef2303272005-11-15 10:35:59 +0100277
278/*-----------------------------------------------------------------------
279 * Definitions for initial stack pointer and data area (in data cache)
280 */
281/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_TEMP_STACK_OCM 1
Stefan Roesef2303272005-11-15 10:35:59 +0100283
284/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
286#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
287#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200288#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
Stefan Roesef2303272005-11-15 10:35:59 +0100289
Wolfgang Denk0191e472010-10-26 14:34:52 +0200290#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesef2303272005-11-15 10:35:59 +0100292
293/*-----------------------------------------------------------------------
294 * Definitions for GPIO setup (PPC405EP specific)
295 *
296 * GPIO0[0] - External Bus Controller BLAST output
297 * GPIO0[1-9] - Instruction trace outputs -> GPIO
298 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
299 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
300 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
301 * GPIO0[24-27] - UART0 control signal inputs/outputs
302 * GPIO0[28-29] - UART1 data signal input/output
303 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
304 */
305/* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */
306/* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */
307/* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */
308/* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */
Stefan Roese8cb251a2010-09-12 06:21:37 +0200309#define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */
310#define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */
311#define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */
312#define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */
313#define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */
314#define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */
Stefan Roesef2303272005-11-15 10:35:59 +0100316
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 8) /* GPIO8 */
318#define CONFIG_SYS_PLD_RESET (0x80000000 >> 12) /* GPIO12 */
Stefan Roesef2303272005-11-15 10:35:59 +0100319
320/*
Stefan Roesef2303272005-11-15 10:35:59 +0100321 * Default speed selection (cpu_plb_opb_ebc) in mhz.
322 * This value will be set if iic boot eprom is disabled.
323 */
Stefan Roesef2303272005-11-15 10:35:59 +0100324#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
325#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
Stefan Roesef2303272005-11-15 10:35:59 +0100326
327#endif /* __CONFIG_H */