blob: 3f39a26d3ba01e7e510d402f63c37b2c7d1e837e [file] [log] [blame]
Stefan Roesea8856e32007-02-20 10:57:08 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefan Roesea8856e32007-02-20 10:57:08 +01008 */
9
10/************************************************************************
11 * katmai.h - configuration for AMCC Katmai (440SPe)
12 ***********************************************************************/
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
Wolfgang Denk09675ef2007-06-20 18:14:24 +020016
Stefan Roesea8856e32007-02-20 10:57:08 +010017/*-----------------------------------------------------------------------
18 * High Level Configuration Options
19 *----------------------------------------------------------------------*/
20#define CONFIG_KATMAI 1 /* Board is Katmai */
Stefan Roesea8856e32007-02-20 10:57:08 +010021#define CONFIG_440 1 /* ... PPC440 family */
22#define CONFIG_440SPE 1 /* Specifc SPe support */
Stefan Roese97251f92010-04-09 14:03:59 +020023#define CONFIG_440SPE_REVA 1 /* Support old Rev A. */
Stefan Roesea8856e32007-02-20 10:57:08 +010024#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020025#define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
Stefan Roesed4c0b702008-06-06 15:55:03 +020026
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020027#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
28
Stefan Roesed4c0b702008-06-06 15:55:03 +020029/*
Stefan Roese0203a972008-07-09 17:33:57 +020030 * Enable this board for more than 2GB of SDRAM
31 */
Stefan Roese0203a972008-07-09 17:33:57 +020032#define CONFIG_VERY_BIG_RAM
Stefan Roese0203a972008-07-09 17:33:57 +020033
34/*
Stefan Roesed4c0b702008-06-06 15:55:03 +020035 * Include common defines/options for all AMCC eval boards
36 */
37#define CONFIG_HOSTNAME katmai
38#include "amcc-common.h"
Stefan Roesea8856e32007-02-20 10:57:08 +010039
Stefan Roesea8856e32007-02-20 10:57:08 +010040#undef CONFIG_SHOW_BOOT_PROGRESS
41
42/*-----------------------------------------------------------------------
43 * Base addresses -- Note these are effective addresses where the
44 * actual resources get mapped (not physical addresses)
45 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047#define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
Stefan Roesea8856e32007-02-20 10:57:08 +010048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
50#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
51#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
Stefan Roesea8856e32007-02-20 10:57:08 +010052
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
54#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
55#define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
Stefan Roesea8856e32007-02-20 10:57:08 +010056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
58#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
59#define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
60#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
61#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
62#define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
Stefan Roesea8856e32007-02-20 10:57:08 +010063
Stefan Roese7a41bde2007-10-05 09:18:23 +020064/* base address of inbound PCIe window */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
Stefan Roese7a41bde2007-10-05 09:18:23 +020066
Stefan Roesea8856e32007-02-20 10:57:08 +010067/* System RAM mapped to PCI space */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
69#define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
Stefan Roesea8856e32007-02-20 10:57:08 +010070#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
Stefan Roesea8856e32007-02-20 10:57:08 +010073
74/*-----------------------------------------------------------------------
75 * Initial RAM & stack pointer (placed in internal SRAM)
76 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_TEMP_STACK_OCM 1
78#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
79#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020080#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Stefan Roesea8856e32007-02-20 10:57:08 +010081
Wolfgang Denk0191e472010-10-26 14:34:52 +020082#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020083#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
Stefan Roesea8856e32007-02-20 10:57:08 +010084
85/*-----------------------------------------------------------------------
86 * Serial Port
87 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020088#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#undef CONFIG_SYS_EXT_SERIAL_CLOCK
Stefan Roesea8856e32007-02-20 10:57:08 +010090
91/*-----------------------------------------------------------------------
92 * DDR SDRAM
93 *----------------------------------------------------------------------*/
94#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
Stefan Roesebad41112007-03-01 21:11:36 +010095#define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
Stefan Roese3f7b8612007-03-08 10:07:18 +010096#define CONFIG_DDR_ECC 1 /* with ECC support */
Stefan Roesee3060b02008-01-05 09:12:41 +010097#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* optimal value found by GDA*/
Stefan Roesea8856e32007-02-20 10:57:08 +010098#undef CONFIG_STRESS
Stefan Roesea8856e32007-02-20 10:57:08 +010099
100/*-----------------------------------------------------------------------
101 * I2C
102 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000103#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
Stefan Roesea8856e32007-02-20 10:57:08 +0100104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
Stefan Roesea8856e32007-02-20 10:57:08 +0100106
107#define IIC0_BOOTPROM_ADDR 0x50
108#define IIC0_ALT_BOOTPROM_ADDR 0x54
109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_I2C_EEPROM_ADDR (0x50)
111#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
112#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
113#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roesea8856e32007-02-20 10:57:08 +0100114
Stefan Roese57163082009-11-09 14:15:42 +0100115/* I2C bootstrap EEPROM */
116#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
117#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
118#define CONFIG_4xx_CONFIG_BLOCKSIZE 8
119
Stefan Roesea8856e32007-02-20 10:57:08 +0100120/* I2C RTC */
121#define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
123#define CONFIG_SYS_I2C_RTC_ADDR 0x68
124#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
Stefan Roesea8856e32007-02-20 10:57:08 +0100125
Stefan Roesea8856e32007-02-20 10:57:08 +0100126/*-----------------------------------------------------------------------
127 * Environment
128 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200129#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
Stefan Roesea8856e32007-02-20 10:57:08 +0100130
Stefan Roesed4c0b702008-06-06 15:55:03 +0200131/*
132 * Default environment variables
133 */
Stefan Roesea8856e32007-02-20 10:57:08 +0100134#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200135 CONFIG_AMCC_DEF_ENV \
136 CONFIG_AMCC_DEF_ENV_POWERPC \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200137 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roesef54c7832010-08-03 10:29:50 +0200138 "kernel_addr=ff000000\0" \
139 "fdt_addr=ff1e0000\0" \
140 "ramdisk_addr=ff200000\0" \
Grzegorz Bernacki833e43b2007-09-07 18:35:37 +0200141 "pciconfighost=1\0" \
Stefan Roese89bac402007-10-13 16:43:23 +0200142 "pcie_mode=RP:RP:RP\0" \
Stefan Roesea8856e32007-02-20 10:57:08 +0100143 ""
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500144
145/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200146 * Commands additional to the ones defined in amcc-common.h
Jon Loeligerca8b5662007-07-04 22:32:51 -0500147 */
Jon Loeligerca8b5662007-07-04 22:32:51 -0500148#define CONFIG_CMD_PCI
Jon Loeligerca8b5662007-07-04 22:32:51 -0500149#define CONFIG_CMD_SDRAM
Stefan Roesea8856e32007-02-20 10:57:08 +0100150
151#define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
Stefan Roesea8856e32007-02-20 10:57:08 +0100152#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
153#define CONFIG_HAS_ETH0
154#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
155#define CONFIG_PHY_RESET_DELAY 1000
156#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
157#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Stefan Roesea8856e32007-02-20 10:57:08 +0100158
159/*-----------------------------------------------------------------------
160 * FLASH related
161 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200163#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
165#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Stefan Roesea8856e32007-02-20 10:57:08 +0100166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
168#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
169#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Stefan Roesea8856e32007-02-20 10:57:08 +0100170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#undef CONFIG_SYS_FLASH_CHECKSUM
172#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
173#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesea8856e32007-02-20 10:57:08 +0100174
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200175#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200177#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roesea8856e32007-02-20 10:57:08 +0100178
179/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200180#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
181#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesea8856e32007-02-20 10:57:08 +0100182
183/*-----------------------------------------------------------------------
184 * PCI stuff
185 *-----------------------------------------------------------------------
186 */
187/* General PCI */
Gabor Juhosb4458732013-05-30 07:06:12 +0000188#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roesea8856e32007-02-20 10:57:08 +0100189#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
Grzegorz Bernacki833e43b2007-09-07 18:35:37 +0200190#define CONFIG_PCI_CONFIG_HOST_BRIDGE
Stefan Roesea8856e32007-02-20 10:57:08 +0100191
192/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
194#undef CONFIG_SYS_PCI_MASTER_INIT
Stefan Roesea8856e32007-02-20 10:57:08 +0100195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
197#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
198/* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
Stefan Roesea8856e32007-02-20 10:57:08 +0100199
200/*
201 * NETWORK Support (PCI):
202 */
203/* Support for Intel 82557/82559/82559ER chips. */
204#define CONFIG_EEPRO100
205
206/*-----------------------------------------------------------------------
207 * Xilinx System ACE support
208 *----------------------------------------------------------------------*/
209#define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
211#define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
Stefan Roesea8856e32007-02-20 10:57:08 +0100212
213/*-----------------------------------------------------------------------
214 * External Bus Controller (EBC) Setup
215 *----------------------------------------------------------------------*/
216
217/* Memory Bank 0 (Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100219 EBC_BXAP_TWT_ENCODE(7) | \
220 EBC_BXAP_BCE_DISABLE | \
221 EBC_BXAP_BCT_2TRANS | \
222 EBC_BXAP_CSN_ENCODE(0) | \
223 EBC_BXAP_OEN_ENCODE(0) | \
224 EBC_BXAP_WBN_ENCODE(0) | \
225 EBC_BXAP_WBF_ENCODE(0) | \
226 EBC_BXAP_TH_ENCODE(0) | \
227 EBC_BXAP_RE_DISABLED | \
228 EBC_BXAP_SOR_DELAYED | \
229 EBC_BXAP_BEM_WRITEONLY | \
230 EBC_BXAP_PEN_DISABLED)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100232 EBC_BXCR_BS_16MB | \
233 EBC_BXCR_BU_RW | \
234 EBC_BXCR_BW_16BIT)
235
236/* Memory Bank 1 (Xilinx System ACE controller) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
Stefan Roese1eb7a172007-04-19 09:53:52 +0200238 EBC_BXAP_TWT_ENCODE(4) | \
239 EBC_BXAP_BCE_DISABLE | \
240 EBC_BXAP_BCT_2TRANS | \
241 EBC_BXAP_CSN_ENCODE(0) | \
242 EBC_BXAP_OEN_ENCODE(0) | \
243 EBC_BXAP_WBN_ENCODE(0) | \
244 EBC_BXAP_WBF_ENCODE(0) | \
245 EBC_BXAP_TH_ENCODE(0) | \
246 EBC_BXAP_RE_DISABLED | \
247 EBC_BXAP_SOR_NONDELAYED | \
248 EBC_BXAP_BEM_WRITEONLY | \
249 EBC_BXAP_PEN_DISABLED)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE) | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100251 EBC_BXCR_BS_1MB | \
252 EBC_BXCR_BU_RW | \
253 EBC_BXCR_BW_16BIT)
254
255/*-------------------------------------------------------------------------
256 * Initialize EBC CONFIG -
257 * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
258 * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
259 *-------------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
Stefan Roesea8856e32007-02-20 10:57:08 +0100261 EBC_CFG_PTD_ENABLE | \
262 EBC_CFG_RTC_16PERCLK | \
263 EBC_CFG_ATC_PREVIOUS | \
264 EBC_CFG_DTC_PREVIOUS | \
265 EBC_CFG_CTC_PREVIOUS | \
266 EBC_CFG_OEO_PREVIOUS | \
267 EBC_CFG_EMC_DEFAULT | \
268 EBC_CFG_PME_DISABLE | \
269 EBC_CFG_PR_16)
270
Stefan Roesebad41112007-03-01 21:11:36 +0100271/*-----------------------------------------------------------------------
272 * GPIO Setup
273 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
275#define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
276#define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
277#define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
Stefan Roesebad41112007-03-01 21:11:36 +0100278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
280 GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
281 GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
282 GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
283#define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
284#define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
285#define CONFIG_SYS_GPIO_ODR 0
Stefan Roesebad41112007-03-01 21:11:36 +0100286
Stefan Roesea8856e32007-02-20 10:57:08 +0100287#endif /* __CONFIG_H */