blob: f146ae5d43c4471ba3dfa1c59ed801578b18e3dc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Scott Wood865b8ae2007-04-16 14:54:15 -05002/*
3 * Copyright (C) Freescale Semiconductor, Inc. 2006-2007
4 *
5 * Authors: Nick.Spence@freescale.com
6 * Wilson.Lo@freescale.com
7 * scottwood@freescale.com
Scott Wood865b8ae2007-04-16 14:54:15 -05008 */
9
10#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Scott Wood865b8ae2007-04-16 14:54:15 -050012#include <mpc83xx.h>
13#include <spd_sdram.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060014#include <asm/global_data.h>
Simon Glassdbd79542020-05-10 11:40:11 -060015#include <linux/delay.h>
Scott Wood865b8ae2007-04-16 14:54:15 -050016
17#include <asm/bitops.h>
18#include <asm/io.h>
19
20#include <asm/processor.h>
21
Wolfgang Denkd112a2c2007-09-15 20:48:41 +020022DECLARE_GLOBAL_DATA_PTR;
23
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#ifndef CONFIG_SYS_8313ERDB_BROKEN_PMC
Scott Wood865b8ae2007-04-16 14:54:15 -050025static void resume_from_sleep(void)
26{
Scott Wood865b8ae2007-04-16 14:54:15 -050027 u32 magic = *(u32 *)0;
28
29 typedef void (*func_t)(void);
30 func_t resume = *(func_t *)4;
31
32 if (magic == 0xf5153ae5)
33 resume();
34
35 gd->flags &= ~GD_FLG_SILENT;
36 puts("\nResume from sleep failed: bad magic word\n");
37}
38#endif
39
40/* Fixed sdram init -- doesn't use serial presence detect.
41 *
42 * This is useful for faster booting in configs where the RAM is unlikely
43 * to be changed, or for things like NAND booting where space is tight.
44 */
45static long fixed_sdram(void)
46{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020047 u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
Scott Woodb71689b2008-06-30 14:13:28 -050048
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#ifndef CONFIG_SYS_RAMBOOT
50 volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
Scott Wood865b8ae2007-04-16 14:54:15 -050051 u32 msize_log2 = __ilog2(msize);
52
Mario Six805cac12019-01-21 09:18:16 +010053 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & 0xfffff000;
Scott Wood865b8ae2007-04-16 14:54:15 -050054 im->sysconf.ddrlaw[0].ar = LBLAWAR_EN | (msize_log2 - 1);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055 im->sysconf.ddrcdr = CONFIG_SYS_DDRCDR_VALUE;
Scott Wood865b8ae2007-04-16 14:54:15 -050056
57 /*
58 * Erratum DDR3 requires a 50ms delay after clearing DDRCDR[DDR_cfg],
59 * or the DDR2 controller may fail to initialize correctly.
60 */
Ingo van Lilf0f778a2009-11-24 14:09:21 +010061 __udelay(50000);
Scott Wood865b8ae2007-04-16 14:54:15 -050062
Mario Six805cac12019-01-21 09:18:16 +010063#if ((CONFIG_SYS_SDRAM_BASE & 0x00FFFFFF) != 0)
Joe Hershberger5ade3902011-10-11 23:57:31 -050064#warning Chip select bounds is only configurable in 16MB increments
65#endif
66 im->ddr.csbnds[0].csbnds =
Mario Six805cac12019-01-21 09:18:16 +010067 ((CONFIG_SYS_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
68 (((CONFIG_SYS_SDRAM_BASE + msize - 1) >> CSBNDS_EA_SHIFT) &
Joe Hershberger5ade3902011-10-11 23:57:31 -050069 CSBNDS_EA);
70 im->ddr.cs_config[0] = CONFIG_SYS_DDR_CS0_CONFIG;
Scott Wood865b8ae2007-04-16 14:54:15 -050071
72 /* Currently we use only one CS, so disable the other bank. */
73 im->ddr.cs_config[1] = 0;
74
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
76 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
77 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
78 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
79 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
Scott Wood865b8ae2007-04-16 14:54:15 -050080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081#ifndef CONFIG_SYS_8313ERDB_BROKEN_PMC
Scott Wood865b8ae2007-04-16 14:54:15 -050082 if (im->pmc.pmccr1 & PMCCR1_POWER_OFF)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083 im->ddr.sdram_cfg = CONFIG_SYS_SDRAM_CFG | SDRAM_CFG_BI;
Scott Wood865b8ae2007-04-16 14:54:15 -050084 else
85#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086 im->ddr.sdram_cfg = CONFIG_SYS_SDRAM_CFG;
Scott Wood865b8ae2007-04-16 14:54:15 -050087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088 im->ddr.sdram_cfg2 = CONFIG_SYS_SDRAM_CFG2;
89 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
90 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE_2;
Scott Wood865b8ae2007-04-16 14:54:15 -050091
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Scott Wood865b8ae2007-04-16 14:54:15 -050093 sync();
94
95 /* enable DDR controller */
96 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
Scott Woodb71689b2008-06-30 14:13:28 -050097#endif
Scott Wood865b8ae2007-04-16 14:54:15 -050098
99 return msize;
100}
101
Simon Glassd35f3382017-04-06 12:47:05 -0600102int dram_init(void)
Scott Wood865b8ae2007-04-16 14:54:15 -0500103{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104 volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500105 volatile fsl_lbc_t *lbc = &im->im_lbc;
Scott Wood865b8ae2007-04-16 14:54:15 -0500106 u32 msize;
107
108 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -0600109 return -ENXIO;
Scott Wood865b8ae2007-04-16 14:54:15 -0500110
Scott Wood865b8ae2007-04-16 14:54:15 -0500111 /* DDR SDRAM - Main SODIMM */
112 msize = fixed_sdram();
113
114 /* Local Bus setup lbcr and mrtpr */
Mario Sixdc003002019-01-21 09:18:17 +0100115 lbc->lbcr = (0x00040000 | (0xFF << LBCR_BMT_SHIFT) | 0xF);
116 /* LB refresh timer prescal, 266MHz/32 */
117 lbc->mrtpr = 0x20000000;
Scott Wood865b8ae2007-04-16 14:54:15 -0500118 sync();
119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#ifndef CONFIG_SYS_8313ERDB_BROKEN_PMC
Scott Wood865b8ae2007-04-16 14:54:15 -0500121 if (im->pmc.pmccr1 & PMCCR1_POWER_OFF)
122 resume_from_sleep();
123#endif
124
Scott Wood865b8ae2007-04-16 14:54:15 -0500125 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -0600126 gd->ram_size = msize;
127
128 return 0;
Scott Wood865b8ae2007-04-16 14:54:15 -0500129}