blob: 1a1a11076543f5f0aaa0c97e6023166cfdeff88c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewade32cd2007-08-16 05:04:31 -05002/*
3 * Configuation settings for the esd TASREG board.
4 *
5 * (C) Copyright 2004
6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
TsiChungLiewade32cd2007-08-16 05:04:31 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5249EVB_H
14#define _M5249EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewade32cd2007-08-16 05:04:31 -050020#define CONFIG_MCFTMR
21
22#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewade32cd2007-08-16 05:04:31 -050024
25#undef CONFIG_WATCHDOG
26
27#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
28
29/*
30 * BOOTP options
31 */
32#undef CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiewade32cd2007-08-16 05:04:31 -050033
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
TsiChungLiewade32cd2007-08-16 05:04:31 -050035
TsiChungLiewade32cd2007-08-16 05:04:31 -050036/*
37 * Clock configuration: enable only one of the following options
38 */
39
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
41#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
42#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewade32cd2007-08-16 05:04:31 -050043
44/*
45 * Low Level Configuration Settings
46 * (address mappings, register initial values, etc.)
47 * You should know what you are doing if you make changes here.
48 */
49
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
51#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewade32cd2007-08-16 05:04:31 -050052
53/*-----------------------------------------------------------------------
54 * Definitions for initial stack pointer and data area (in DPRAM)
55 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020057#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020058#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewade32cd2007-08-16 05:04:31 -050060
angelo@sysam.it6312a952015-03-29 22:54:16 +020061#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060062 . = DEFINED(env_offset) ? env_offset : .; \
63 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +020064
TsiChungLiewade32cd2007-08-16 05:04:31 -050065/*-----------------------------------------------------------------------
66 * Start addresses for the final memory configuration
67 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewade32cd2007-08-16 05:04:31 -050069 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_SDRAM_BASE 0x00000000
71#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +000072#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewade32cd2007-08-16 05:04:31 -050073
74#if 0 /* test-only */
75#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
76#endif
77
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewade32cd2007-08-16 05:04:31 -050079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_MONITOR_LEN 0x20000
81#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
82#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewade32cd2007-08-16 05:04:31 -050083
84/*
85 * For booting Linux, the board info and command line data
86 * have to be in the first 8 MB of memory, since this is
87 * the maximum mapped by the Linux kernel during initialization ??
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewade32cd2007-08-16 05:04:31 -050090
91/*-----------------------------------------------------------------------
92 * FLASH organization
93 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewade32cd2007-08-16 05:04:31 -050095
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
97# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
98# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
99# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100# define CONFIG_SYS_FLASH_CHECKSUM
101# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewade32cd2007-08-16 05:04:31 -0500102#endif
103
104/*-----------------------------------------------------------------------
105 * Cache Configuration
106 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewade32cd2007-08-16 05:04:31 -0500108
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600109#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200110 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600111#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200112 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600113#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
114#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
115 CF_ADDRMASK(2) | \
116 CF_ACR_EN | CF_ACR_SM_ALL)
117#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
118 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
119 CF_ACR_EN | CF_ACR_SM_ALL)
120#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
121 CF_CACR_DBWE)
122
TsiChungLiewade32cd2007-08-16 05:04:31 -0500123/*-----------------------------------------------------------------------
124 * Memory bank definitions
125 */
126
127/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000128#define CONFIG_SYS_CS0_BASE 0xffe00000
129#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500130/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000131#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500132
133/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000134#define CONFIG_SYS_CS1_BASE 0xe0000000
135#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
136#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewade32cd2007-08-16 05:04:31 -0500137
138/*-----------------------------------------------------------------------
139 * Port configuration
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
142#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
143#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
144#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
145#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
146#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
147#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500148
149#endif /* M5249 */