blob: 49626fc1d1b6c15471d5bd7166a85c518608c341 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Kumar Gala4304b002010-12-15 02:49:03 -06002/*
3 * Copyright 2010 Freescale Semiconductor, Inc.
Kumar Gala4304b002010-12-15 02:49:03 -06004 */
5
6#include <config.h>
Simon Glass0f2af882020-05-10 11:40:05 -06007#include <log.h>
Kumar Gala4304b002010-12-15 02:49:03 -06008#include <asm/io.h>
9#include <asm/immap_85xx.h>
10#include <asm/fsl_serdes.h>
11
12#define SRDS1_MAX_LANES 4
13
14static u32 serdes1_prtcl_map;
15
16static u8 serdes1_cfg_tbl[][SRDS1_MAX_LANES] = {
17 [0x0] = {PCIE1, NONE, NONE, NONE},
18 [0x2] = {PCIE1, PCIE2, PCIE3, PCIE3},
19 [0x4] = {PCIE1, PCIE1, PCIE3, PCIE3},
20 [0x6] = {PCIE1, PCIE1, PCIE1, PCIE1},
21 [0x7] = {SRIO2, SRIO1, NONE, NONE},
22 [0x8] = {SRIO2, SRIO2, SRIO2, SRIO2},
23 [0x9] = {SRIO2, SRIO2, SRIO2, SRIO2},
24 [0xa] = {SRIO2, SRIO2, SRIO2, SRIO2},
25 [0xb] = {SRIO2, SRIO1, SGMII_TSEC2, SGMII_TSEC3},
26 [0xc] = {SRIO2, SRIO1, SGMII_TSEC2, SGMII_TSEC3},
27 [0xd] = {PCIE1, SRIO1, SGMII_TSEC2, SGMII_TSEC3},
28 [0xe] = {PCIE1, PCIE2, SGMII_TSEC2, SGMII_TSEC3},
29 [0xf] = {PCIE1, PCIE1, SGMII_TSEC2, SGMII_TSEC3},
30};
31
32int is_serdes_configured(enum srds_prtcl prtcl)
33{
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080034 if (!(serdes1_prtcl_map & (1 << NONE)))
35 fsl_serdes_init();
36
Kumar Gala4304b002010-12-15 02:49:03 -060037 return (1 << prtcl) & serdes1_prtcl_map;
38}
39
40void fsl_serdes_init(void)
41{
Tom Rinid5c3bf22022-10-28 20:27:12 -040042 ccsr_gur_t *gur = (void *)(CFG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala4304b002010-12-15 02:49:03 -060043 u32 pordevsr = in_be32(&gur->pordevsr);
44 u32 srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
45 MPC85xx_PORDEVSR_IO_SEL_SHIFT;
46 int lane;
47
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080048 if (serdes1_prtcl_map & (1 << NONE))
49 return;
50
Kumar Gala4304b002010-12-15 02:49:03 -060051 debug("PORDEVSR[IO_SEL_SRDS] = %x\n", srds_cfg);
52
Axel Linab95b092013-05-26 15:00:30 +080053 if (srds_cfg >= ARRAY_SIZE(serdes1_cfg_tbl)) {
Kumar Gala4304b002010-12-15 02:49:03 -060054 printf("Invalid PORDEVSR[IO_SEL_SRDS] = %d\n", srds_cfg);
55 return;
56 }
57
58 for (lane = 0; lane < SRDS1_MAX_LANES; lane++) {
59 enum srds_prtcl lane_prtcl = serdes1_cfg_tbl[srds_cfg][lane];
60 serdes1_prtcl_map |= (1 << lane_prtcl);
61 }
Hou Zhiqiangb435ae92016-08-02 19:03:22 +080062
63 /* Set the first bit to indicate serdes has been initialized */
64 serdes1_prtcl_map |= (1 << NONE);
Kumar Gala4304b002010-12-15 02:49:03 -060065}