blob: ae60be9e8774dfb48fef4455bba55dbe6a48c89d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
York Sune12ce982011-08-26 11:32:44 -07002/*
3 * Copyright 2011 Freescale Semiconductor, Inc.
York Sune12ce982011-08-26 11:32:44 -07004 */
5
Simon Glass0f2af882020-05-10 11:40:05 -06006#include <log.h>
York Sune12ce982011-08-26 11:32:44 -07007#include <asm/fsl_law.h>
8#include <asm/mmu.h>
Fabio Estevam1a03a7e2015-11-05 12:43:40 -02009#include <linux/log2.h>
York Sune12ce982011-08-26 11:32:44 -070010
11int set_ddr_laws(u64 start, u64 sz, enum law_trgt_if id)
12{
13 immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
14 law83xx_t *ecm = &immap->sysconf.ddrlaw[0];
15 u64 start_align, law_sz;
16 int law_sz_enc;
17
18 if (start == 0)
19 start_align = 1ull << (LAW_SIZE_2G + 1);
20 else
Ashish kumare7d15f62016-01-22 15:50:10 +053021 start_align = 1ull << (__ffs64(start));
York Sune12ce982011-08-26 11:32:44 -070022 law_sz = min(start_align, sz);
23 law_sz_enc = __ilog2_u64(law_sz) - 1;
24
25 /*
26 * Set up LAWBAR for all of DDR.
27 */
28 ecm->bar = start & 0xfffff000;
29 ecm->ar = (LAWAR_EN | (id << 20) | (LAWAR_SIZE & law_sz_enc));
30 debug("DDR:bar=0x%08x\n", ecm->bar);
31 debug("DDR:ar=0x%08x\n", ecm->ar);
32
33 /* recalculate size based on what was actually covered by the law */
34 law_sz = 1ull << __ilog2_u64(law_sz);
35
36 /* do we still have anything to map */
37 sz = sz - law_sz;
38 if (sz) {
39 start += law_sz;
40
Ashish kumare7d15f62016-01-22 15:50:10 +053041 start_align = 1ull << (__ffs64(start));
York Sune12ce982011-08-26 11:32:44 -070042 law_sz = min(start_align, sz);
43 law_sz_enc = __ilog2_u64(law_sz) - 1;
44 ecm = &immap->sysconf.ddrlaw[1];
45 ecm->bar = start & 0xfffff000;
46 ecm->ar = (LAWAR_EN | (id << 20) | (LAWAR_SIZE & law_sz_enc));
47 debug("DDR:bar=0x%08x\n", ecm->bar);
48 debug("DDR:ar=0x%08x\n", ecm->ar);
49 } else {
50 return 0;
51 }
52
53 /* do we still have anything to map */
54 sz = sz - law_sz;
55 if (sz)
56 return 1;
57
58 return 0;
59}