blob: 85d6eb02593fb74f86e94b1e3fd6c2ef1d92fdc2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stefan Roese754a5e52008-02-19 16:21:49 +01002/*
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +01003 * (C) Copyright 2018
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de.
5 *
Stefan Roese754a5e52008-02-19 16:21:49 +01006 * (C) Copyright 2008
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * based on a the Linux rtc-m41t80.c driver which is:
10 * Alexander Bigga <ab@mycable.de>, 2006 (c) mycable GmbH
Stefan Roese754a5e52008-02-19 16:21:49 +010011 */
12
13/*
14 * Date & Time support for STMicroelectronics M41T62
15 */
16
17/* #define DEBUG */
18
19#include <common.h>
20#include <command.h>
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +010021#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060022#include <log.h>
Stefan Roese754a5e52008-02-19 16:21:49 +010023#include <rtc.h>
24#include <i2c.h>
Sebastian Reichel1d4abb82020-09-02 19:31:39 +020025#include <linux/log2.h>
Stefan Roese754a5e52008-02-19 16:21:49 +010026
Stefan Roese754a5e52008-02-19 16:21:49 +010027#define M41T62_REG_SSEC 0
28#define M41T62_REG_SEC 1
29#define M41T62_REG_MIN 2
30#define M41T62_REG_HOUR 3
31#define M41T62_REG_WDAY 4
32#define M41T62_REG_DAY 5
33#define M41T62_REG_MON 6
34#define M41T62_REG_YEAR 7
35#define M41T62_REG_ALARM_MON 0xa
36#define M41T62_REG_ALARM_DAY 0xb
37#define M41T62_REG_ALARM_HOUR 0xc
38#define M41T62_REG_ALARM_MIN 0xd
39#define M41T62_REG_ALARM_SEC 0xe
40#define M41T62_REG_FLAGS 0xf
41
42#define M41T62_DATETIME_REG_SIZE (M41T62_REG_YEAR + 1)
43#define M41T62_ALARM_REG_SIZE \
44 (M41T62_REG_ALARM_SEC + 1 - M41T62_REG_ALARM_MON)
45
46#define M41T62_SEC_ST (1 << 7) /* ST: Stop Bit */
47#define M41T62_ALMON_AFE (1 << 7) /* AFE: AF Enable Bit */
48#define M41T62_ALMON_SQWE (1 << 6) /* SQWE: SQW Enable Bit */
49#define M41T62_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
50#define M41T62_FLAGS_AF (1 << 6) /* AF: Alarm Flag Bit */
51#define M41T62_FLAGS_BATT_LOW (1 << 4) /* BL: Battery Low Bit */
52
Sebastian Reichel1d4abb82020-09-02 19:31:39 +020053#define M41T62_WDAY_SQW_FREQ_MASK 0xf0
54#define M41T62_WDAY_SQW_FREQ_SHIFT 4
55
56#define M41T62_SQW_MAX_FREQ 32768
57
Stefan Roese754a5e52008-02-19 16:21:49 +010058#define M41T62_FEATURE_HT (1 << 0)
59#define M41T62_FEATURE_BL (1 << 1)
60
Stefan Roesed670fc52012-01-20 11:47:47 +010061#define M41T80_ALHOUR_HT (1 << 6) /* HT: Halt Update Bit */
62
Lukasz Majewski7f633d02018-11-22 14:54:33 +010063static void m41t62_update_rtc_time(struct rtc_time *tm, u8 *buf)
Stefan Roese754a5e52008-02-19 16:21:49 +010064{
Stefan Roese754a5e52008-02-19 16:21:49 +010065 debug("%s: raw read data - sec=%02x, min=%02x, hr=%02x, "
66 "mday=%02x, mon=%02x, year=%02x, wday=%02x, y2k=%02x\n",
67 __FUNCTION__,
68 buf[0], buf[1], buf[2], buf[3],
69 buf[4], buf[5], buf[6], buf[7]);
70
Albin Tonnerre8aca7202009-08-13 15:31:11 +020071 tm->tm_sec = bcd2bin(buf[M41T62_REG_SEC] & 0x7f);
72 tm->tm_min = bcd2bin(buf[M41T62_REG_MIN] & 0x7f);
73 tm->tm_hour = bcd2bin(buf[M41T62_REG_HOUR] & 0x3f);
74 tm->tm_mday = bcd2bin(buf[M41T62_REG_DAY] & 0x3f);
Stefan Roese754a5e52008-02-19 16:21:49 +010075 tm->tm_wday = buf[M41T62_REG_WDAY] & 0x07;
Albin Tonnerre8aca7202009-08-13 15:31:11 +020076 tm->tm_mon = bcd2bin(buf[M41T62_REG_MON] & 0x1f);
Stefan Roese754a5e52008-02-19 16:21:49 +010077
78 /* assume 20YY not 19YY, and ignore the Century Bit */
79 /* U-Boot needs to add 1900 here */
Albin Tonnerre8aca7202009-08-13 15:31:11 +020080 tm->tm_year = bcd2bin(buf[M41T62_REG_YEAR]) + 100 + 1900;
Stefan Roese754a5e52008-02-19 16:21:49 +010081
82 debug("%s: tm is secs=%d, mins=%d, hours=%d, "
83 "mday=%d, mon=%d, year=%d, wday=%d\n",
84 __FUNCTION__,
85 tm->tm_sec, tm->tm_min, tm->tm_hour,
86 tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
Stefan Roese754a5e52008-02-19 16:21:49 +010087}
88
Lukasz Majewski7f633d02018-11-22 14:54:33 +010089static void m41t62_set_rtc_buf(const struct rtc_time *tm, u8 *buf)
Stefan Roese754a5e52008-02-19 16:21:49 +010090{
Stefan Roese754a5e52008-02-19 16:21:49 +010091 debug("Set DATE: %4d-%02d-%02d (wday=%d) TIME: %2d:%02d:%02d\n",
92 tm->tm_year, tm->tm_mon, tm->tm_mday, tm->tm_wday,
93 tm->tm_hour, tm->tm_min, tm->tm_sec);
94
Stefan Roese754a5e52008-02-19 16:21:49 +010095 /* Merge time-data and register flags into buf[0..7] */
96 buf[M41T62_REG_SSEC] = 0;
97 buf[M41T62_REG_SEC] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +020098 bin2bcd(tm->tm_sec) | (buf[M41T62_REG_SEC] & ~0x7f);
Stefan Roese754a5e52008-02-19 16:21:49 +010099 buf[M41T62_REG_MIN] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200100 bin2bcd(tm->tm_min) | (buf[M41T62_REG_MIN] & ~0x7f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100101 buf[M41T62_REG_HOUR] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200102 bin2bcd(tm->tm_hour) | (buf[M41T62_REG_HOUR] & ~0x3f) ;
Stefan Roese754a5e52008-02-19 16:21:49 +0100103 buf[M41T62_REG_WDAY] =
104 (tm->tm_wday & 0x07) | (buf[M41T62_REG_WDAY] & ~0x07);
105 buf[M41T62_REG_DAY] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200106 bin2bcd(tm->tm_mday) | (buf[M41T62_REG_DAY] & ~0x3f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100107 buf[M41T62_REG_MON] =
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200108 bin2bcd(tm->tm_mon) | (buf[M41T62_REG_MON] & ~0x1f);
Stefan Roese754a5e52008-02-19 16:21:49 +0100109 /* assume 20YY not 19YY */
Albin Tonnerre8aca7202009-08-13 15:31:11 +0200110 buf[M41T62_REG_YEAR] = bin2bcd(tm->tm_year % 100);
Lukasz Majewski7f633d02018-11-22 14:54:33 +0100111}
112
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100113#ifdef CONFIG_DM_RTC
114static int m41t62_rtc_get(struct udevice *dev, struct rtc_time *tm)
115{
116 u8 buf[M41T62_DATETIME_REG_SIZE];
117 int ret;
118
119 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
120 if (ret)
121 return ret;
122
123 m41t62_update_rtc_time(tm, buf);
124
125 return 0;
126}
127
128static int m41t62_rtc_set(struct udevice *dev, const struct rtc_time *tm)
129{
130 u8 buf[M41T62_DATETIME_REG_SIZE];
131 int ret;
132
133 ret = dm_i2c_read(dev, 0, buf, sizeof(buf));
134 if (ret)
135 return ret;
136
137 m41t62_set_rtc_buf(tm, buf);
138
139 ret = dm_i2c_write(dev, 0, buf, sizeof(buf));
140 if (ret) {
141 printf("I2C write failed in %s()\n", __func__);
142 return ret;
143 }
144
145 return 0;
146}
147
Sebastian Reichel1d4abb82020-09-02 19:31:39 +0200148static int m41t62_sqw_enable(struct udevice *dev, bool enable)
149{
150 u8 val;
151 int ret;
152
153 ret = dm_i2c_read(dev, M41T62_REG_ALARM_MON, &val, sizeof(val));
154 if (ret)
155 return ret;
156
157 if (enable)
158 val |= M41T62_ALMON_SQWE;
159 else
160 val &= ~M41T62_ALMON_SQWE;
161
162 return dm_i2c_write(dev, M41T62_REG_ALARM_MON, &val, sizeof(val));
163}
164
165static int m41t62_sqw_set_rate(struct udevice *dev, unsigned int rate)
166{
167 u8 val, newval, sqwrateval;
168 int ret;
169
170 if (rate >= M41T62_SQW_MAX_FREQ)
171 sqwrateval = 1;
172 else if (rate >= M41T62_SQW_MAX_FREQ / 4)
173 sqwrateval = 2;
174 else if (rate)
175 sqwrateval = 15 - ilog2(rate);
176
177 ret = dm_i2c_read(dev, M41T62_REG_WDAY, &val, sizeof(val));
178 if (ret)
179 return ret;
180
181 newval = val;
182 newval &= ~M41T62_WDAY_SQW_FREQ_MASK;
183 newval |= (sqwrateval << M41T62_WDAY_SQW_FREQ_SHIFT);
184
185 /*
186 * Try to avoid writing unchanged values. Writing to this register
187 * will reset the internal counter pipeline and thus affect system
188 * time.
189 */
190 if (newval == val)
191 return 0;
192
193 return dm_i2c_write(dev, M41T62_REG_WDAY, &newval, sizeof(newval));
194}
195
196static int m41t62_rtc_clear_ht(struct udevice *dev)
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100197{
198 u8 val;
Sebastian Reichel1d4abb82020-09-02 19:31:39 +0200199 int ret;
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100200
201 /*
202 * M41T82: Make sure HT (Halt Update) bit is cleared.
203 * This bit is 0 in M41T62 so its save to clear it always.
204 */
205
Sebastian Reichel1d4abb82020-09-02 19:31:39 +0200206 ret = dm_i2c_read(dev, M41T62_REG_ALARM_HOUR, &val, sizeof(val));
207 if (ret)
208 return ret;
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100209 val &= ~M41T80_ALHOUR_HT;
Sebastian Reichel1d4abb82020-09-02 19:31:39 +0200210 ret = dm_i2c_write(dev, M41T62_REG_ALARM_HOUR, &val, sizeof(val));
211 if (ret)
212 return ret;
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100213
Sebastian Reichel1d4abb82020-09-02 19:31:39 +0200214 return 0;
215}
216
217static int m41t62_rtc_reset(struct udevice *dev)
218{
219 int ret;
220
221 ret = m41t62_rtc_clear_ht(dev);
222 if (ret)
223 return ret;
224
225 /*
226 * Some boards feed the square wave as clock input into
227 * the SoC. This enables a 32.768kHz square wave, which is
228 * also the hardware default after power-loss.
229 */
230 ret = m41t62_sqw_set_rate(dev, 32768);
231 if (ret)
232 return ret;
233 return m41t62_sqw_enable(dev, true);
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100234}
235
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100236/*
237 * Make sure HT bit is cleared. This bit is set on entering battery backup
238 * mode, so do this before the first read access.
239 */
240static int m41t62_rtc_probe(struct udevice *dev)
241{
Sebastian Reichel1d4abb82020-09-02 19:31:39 +0200242 return m41t62_rtc_clear_ht(dev);
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100243}
244
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100245static const struct rtc_ops m41t62_rtc_ops = {
246 .get = m41t62_rtc_get,
247 .set = m41t62_rtc_set,
248 .reset = m41t62_rtc_reset,
249};
250
251static const struct udevice_id m41t62_rtc_ids[] = {
252 { .compatible = "st,m41t62" },
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100253 { .compatible = "st,m41t82" },
Marek Vasut9aeb4612020-02-15 14:46:10 +0100254 { .compatible = "st,m41st87" },
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100255 { .compatible = "microcrystal,rv4162" },
256 { }
257};
258
259U_BOOT_DRIVER(rtc_m41t62) = {
260 .name = "rtc-m41t62",
261 .id = UCLASS_RTC,
262 .of_match = m41t62_rtc_ids,
263 .ops = &m41t62_rtc_ops,
Simon Goldschmidt4d930c62019-03-28 21:11:49 +0100264 .probe = &m41t62_rtc_probe,
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100265};
266
267#else /* NON DM RTC code - will be removed */
Lukasz Majewski7f633d02018-11-22 14:54:33 +0100268int rtc_get(struct rtc_time *tm)
269{
270 u8 buf[M41T62_DATETIME_REG_SIZE];
271
272 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
273 m41t62_update_rtc_time(tm, buf);
274
275 return 0;
276}
277
278int rtc_set(struct rtc_time *tm)
279{
280 u8 buf[M41T62_DATETIME_REG_SIZE];
281
282 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf, M41T62_DATETIME_REG_SIZE);
283 m41t62_set_rtc_buf(tm, buf);
Stefan Roese754a5e52008-02-19 16:21:49 +0100284
Lukasz Majewski1715e8a2018-11-22 14:54:32 +0100285 if (i2c_write(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, buf,
286 M41T62_DATETIME_REG_SIZE)) {
Stefan Roese754a5e52008-02-19 16:21:49 +0100287 printf("I2C write failed in %s()\n", __func__);
Jean-Christophe PLAGNIOL-VILLARD97a2e102008-09-01 23:06:23 +0200288 return -1;
289 }
290
291 return 0;
Stefan Roese754a5e52008-02-19 16:21:49 +0100292}
293
294void rtc_reset(void)
295{
Stefan Roesed670fc52012-01-20 11:47:47 +0100296 u8 val;
297
Stefan Roese754a5e52008-02-19 16:21:49 +0100298 /*
Stefan Roesed670fc52012-01-20 11:47:47 +0100299 * M41T82: Make sure HT (Halt Update) bit is cleared.
300 * This bit is 0 in M41T62 so its save to clear it always.
Stefan Roese754a5e52008-02-19 16:21:49 +0100301 */
Stefan Roesed670fc52012-01-20 11:47:47 +0100302 i2c_read(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
303 val &= ~M41T80_ALHOUR_HT;
304 i2c_write(CONFIG_SYS_I2C_RTC_ADDR, M41T62_REG_ALARM_HOUR, 1, &val, 1);
Stefan Roese754a5e52008-02-19 16:21:49 +0100305}
Lukasz Majewski5d43d0f2018-11-22 14:54:34 +0100306#endif /* CONFIG_DM_RTC */