Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 1 | /* |
| 2 | * SPI flash internal definitions |
| 3 | * |
| 4 | * Copyright (C) 2008 Atmel Corporation |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 5 | * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. |
| 6 | * |
Jagannadha Sutradharudu Teki | d145270 | 2013-10-10 22:32:55 +0530 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
Jagannadha Sutradharudu Teki | 84fb863 | 2013-10-10 22:14:09 +0530 | [diff] [blame] | 10 | #ifndef _SF_INTERNAL_H_ |
| 11 | #define _SF_INTERNAL_H_ |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 12 | |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 13 | #include <linux/types.h> |
| 14 | #include <linux/compiler.h> |
| 15 | |
| 16 | /* Dual SPI flash memories - see SPI_COMM_DUAL_... */ |
| 17 | enum spi_dual_flash { |
| 18 | SF_SINGLE_FLASH = 0, |
| 19 | SF_DUAL_STACKED_FLASH = 1 << 0, |
| 20 | SF_DUAL_PARALLEL_FLASH = 1 << 1, |
| 21 | }; |
| 22 | |
| 23 | /* Enum list - Full read commands */ |
| 24 | enum spi_read_cmds { |
| 25 | ARRAY_SLOW = 1 << 0, |
Jagannadha Sutradharudu Teki | 29e6391 | 2014-12-12 19:36:11 +0530 | [diff] [blame] | 26 | ARRAY_FAST = 1 << 1, |
| 27 | DUAL_OUTPUT_FAST = 1 << 2, |
| 28 | DUAL_IO_FAST = 1 << 3, |
| 29 | QUAD_OUTPUT_FAST = 1 << 4, |
| 30 | QUAD_IO_FAST = 1 << 5, |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 31 | }; |
| 32 | |
Jagannadha Sutradharudu Teki | 29e6391 | 2014-12-12 19:36:11 +0530 | [diff] [blame] | 33 | /* Normal - Extended - Full command set */ |
Jagan Teki | 7943612 | 2015-06-27 00:51:30 +0530 | [diff] [blame] | 34 | #define RD_NORM (ARRAY_SLOW | ARRAY_FAST) |
| 35 | #define RD_EXTN (RD_NORM | DUAL_OUTPUT_FAST | DUAL_IO_FAST) |
| 36 | #define RD_FULL (RD_EXTN | QUAD_OUTPUT_FAST | QUAD_IO_FAST) |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 37 | |
| 38 | /* sf param flags */ |
| 39 | enum { |
Marek Vasut | e0bdcb8 | 2015-08-03 01:28:56 +0200 | [diff] [blame] | 40 | #ifdef CONFIG_SPI_FLASH_USE_4K_SECTORS |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 41 | SECT_4K = 1 << 0, |
Marek Vasut | e0bdcb8 | 2015-08-03 01:28:56 +0200 | [diff] [blame] | 42 | #else |
| 43 | SECT_4K = 0 << 0, |
| 44 | #endif |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 45 | SECT_32K = 1 << 1, |
| 46 | E_FSR = 1 << 2, |
Jagannadha Sutradharudu Teki | 7f0fd70 | 2014-12-12 19:36:14 +0530 | [diff] [blame] | 47 | SST_BP = 1 << 3, |
Simon Glass | 52c62bb | 2014-12-12 19:36:12 +0530 | [diff] [blame] | 48 | SST_WP = 1 << 4, |
Jagannadha Sutradharudu Teki | 7f0fd70 | 2014-12-12 19:36:14 +0530 | [diff] [blame] | 49 | WR_QPP = 1 << 5, |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 50 | }; |
| 51 | |
Jagannadha Sutradharudu Teki | 7f0fd70 | 2014-12-12 19:36:14 +0530 | [diff] [blame] | 52 | #define SST_WR (SST_BP | SST_WP) |
| 53 | |
Jagan Teki | 4537cec | 2015-09-29 11:17:02 +0530 | [diff] [blame] | 54 | enum spi_nor_option_flags { |
| 55 | SNOR_F_SST_WR = (1 << 0), |
Jagan Teki | 853ef3e | 2015-09-29 16:54:31 +0530 | [diff] [blame] | 56 | SNOR_F_USE_FSR = (1 << 1), |
Jagan Teki | 4537cec | 2015-09-29 11:17:02 +0530 | [diff] [blame] | 57 | }; |
| 58 | |
Jagannadha Sutradharudu Teki | ca79986 | 2014-01-11 16:50:45 +0530 | [diff] [blame] | 59 | #define SPI_FLASH_3B_ADDR_LEN 3 |
| 60 | #define SPI_FLASH_CMD_LEN (1 + SPI_FLASH_3B_ADDR_LEN) |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 61 | #define SPI_FLASH_16MB_BOUN 0x1000000 |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 62 | |
Jagannadha Sutradharudu Teki | 725c64e | 2013-12-26 13:54:57 +0530 | [diff] [blame] | 63 | /* CFI Manufacture ID's */ |
| 64 | #define SPI_FLASH_CFI_MFR_SPANSION 0x01 |
| 65 | #define SPI_FLASH_CFI_MFR_STMICRO 0x20 |
Jagannadha Sutradharudu Teki | 754c73c | 2013-12-26 14:13:36 +0530 | [diff] [blame] | 66 | #define SPI_FLASH_CFI_MFR_MACRONIX 0xc2 |
Jagannadha Sutradharudu Teki | 725c64e | 2013-12-26 13:54:57 +0530 | [diff] [blame] | 67 | #define SPI_FLASH_CFI_MFR_WINBOND 0xef |
| 68 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 69 | /* Erase commands */ |
| 70 | #define CMD_ERASE_4K 0x20 |
| 71 | #define CMD_ERASE_32K 0x52 |
| 72 | #define CMD_ERASE_CHIP 0xc7 |
| 73 | #define CMD_ERASE_64K 0xd8 |
| 74 | |
| 75 | /* Write commands */ |
Mike Frysinger | 1302bec | 2012-01-28 16:26:03 -0800 | [diff] [blame] | 76 | #define CMD_WRITE_STATUS 0x01 |
Mike Frysinger | 301e9b4 | 2011-04-25 06:58:29 +0000 | [diff] [blame] | 77 | #define CMD_PAGE_PROGRAM 0x02 |
Mike Frysinger | 7911211 | 2011-04-25 06:59:53 +0000 | [diff] [blame] | 78 | #define CMD_WRITE_DISABLE 0x04 |
Jagan Teki | 7943612 | 2015-06-27 00:51:30 +0530 | [diff] [blame] | 79 | #define CMD_READ_STATUS 0x05 |
Jagannadha Sutradharudu Teki | e0ebabc | 2014-01-11 15:13:11 +0530 | [diff] [blame] | 80 | #define CMD_QUAD_PAGE_PROGRAM 0x32 |
Mike Frysinger | b375ad9 | 2013-12-03 16:43:27 -0700 | [diff] [blame] | 81 | #define CMD_READ_STATUS1 0x35 |
Mike Frysinger | 53421bb | 2011-01-10 02:20:13 -0500 | [diff] [blame] | 82 | #define CMD_WRITE_ENABLE 0x06 |
Jagan Teki | 7943612 | 2015-06-27 00:51:30 +0530 | [diff] [blame] | 83 | #define CMD_READ_CONFIG 0x35 |
| 84 | #define CMD_FLAG_STATUS 0x70 |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 85 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 86 | /* Read commands */ |
| 87 | #define CMD_READ_ARRAY_SLOW 0x03 |
| 88 | #define CMD_READ_ARRAY_FAST 0x0b |
Jagannadha Sutradharudu Teki | 02eee9a | 2014-01-11 15:10:28 +0530 | [diff] [blame] | 89 | #define CMD_READ_DUAL_OUTPUT_FAST 0x3b |
| 90 | #define CMD_READ_DUAL_IO_FAST 0xbb |
Jagannadha Sutradharudu Teki | e0ebabc | 2014-01-11 15:13:11 +0530 | [diff] [blame] | 91 | #define CMD_READ_QUAD_OUTPUT_FAST 0x6b |
Jagannadha Sutradharudu Teki | 4546230 | 2013-12-24 15:24:31 +0530 | [diff] [blame] | 92 | #define CMD_READ_QUAD_IO_FAST 0xeb |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 93 | #define CMD_READ_ID 0x9f |
Jagannadha Sutradharudu Teki | 29d70c9 | 2013-06-19 15:37:09 +0530 | [diff] [blame] | 94 | |
Jagannadha Sutradharudu Teki | ce08a71 | 2013-06-19 15:31:23 +0530 | [diff] [blame] | 95 | /* Bank addr access commands */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 96 | #ifdef CONFIG_SPI_FLASH_BAR |
Jagannadha Sutradharudu Teki | c6d173d | 2013-06-19 15:33:58 +0530 | [diff] [blame] | 97 | # define CMD_BANKADDR_BRWR 0x17 |
| 98 | # define CMD_BANKADDR_BRRD 0x16 |
| 99 | # define CMD_EXTNADDR_WREAR 0xC5 |
| 100 | # define CMD_EXTNADDR_RDEAR 0xC8 |
| 101 | #endif |
Jagannadha Sutradharudu Teki | ce08a71 | 2013-06-19 15:31:23 +0530 | [diff] [blame] | 102 | |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 103 | /* Common status */ |
Jagannadha Sutradharudu Teki | 243ced0 | 2014-01-12 21:38:21 +0530 | [diff] [blame] | 104 | #define STATUS_WIP (1 << 0) |
Jagannadha Sutradharudu Teki | 725c64e | 2013-12-26 13:54:57 +0530 | [diff] [blame] | 105 | #define STATUS_QEB_WINSPAN (1 << 1) |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 106 | #define STATUS_QEB_MXIC (1 << 6) |
Jagannadha Sutradharudu Teki | 243ced0 | 2014-01-12 21:38:21 +0530 | [diff] [blame] | 107 | #define STATUS_PEC (1 << 7) |
Fabio Estevam | d970969 | 2015-11-05 12:43:41 -0200 | [diff] [blame^] | 108 | #define SR_BP0 BIT(2) /* Block protect 0 */ |
| 109 | #define SR_BP1 BIT(3) /* Block protect 1 */ |
| 110 | #define SR_BP2 BIT(4) /* Block protect 2 */ |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 111 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 112 | /* Flash timeout values */ |
| 113 | #define SPI_FLASH_PROG_TIMEOUT (2 * CONFIG_SYS_HZ) |
Jagan Teki | 7943612 | 2015-06-27 00:51:30 +0530 | [diff] [blame] | 114 | #define SPI_FLASH_PAGE_ERASE_TIMEOUT (5 * CONFIG_SYS_HZ) |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 115 | #define SPI_FLASH_SECTOR_ERASE_TIMEOUT (10 * CONFIG_SYS_HZ) |
| 116 | |
| 117 | /* SST specific */ |
| 118 | #ifdef CONFIG_SPI_FLASH_SST |
Jagannadha Sutradharudu Teki | f3b2dd8 | 2013-10-07 19:34:56 +0530 | [diff] [blame] | 119 | # define CMD_SST_BP 0x02 /* Byte Program */ |
Jagan Teki | 7943612 | 2015-06-27 00:51:30 +0530 | [diff] [blame] | 120 | # define CMD_SST_AAI_WP 0xAD /* Auto Address Incr Word Program */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 121 | |
| 122 | int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len, |
| 123 | const void *buf); |
Bin Meng | fcbfc17 | 2014-12-12 19:36:13 +0530 | [diff] [blame] | 124 | int sst_write_bp(struct spi_flash *flash, u32 offset, size_t len, |
| 125 | const void *buf); |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 126 | #endif |
| 127 | |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 128 | /** |
| 129 | * struct spi_flash_params - SPI/QSPI flash device params structure |
| 130 | * |
| 131 | * @name: Device name ([MANUFLETTER][DEVTYPE][DENSITY][EXTRAINFO]) |
| 132 | * @jedec: Device jedec ID (0x[1byte_manuf_id][2byte_dev_id]) |
| 133 | * @ext_jedec: Device ext_jedec ID |
Jagannadha Sutradharudu Teki | dc1e3ae | 2015-04-27 21:04:15 +0530 | [diff] [blame] | 134 | * @sector_size: Isn't necessarily a sector size from vendor, |
| 135 | * the size listed here is what works with CMD_ERASE_64K |
Jagan Teki | 7943612 | 2015-06-27 00:51:30 +0530 | [diff] [blame] | 136 | * @nr_sectors: No.of sectors on this device |
Simon Glass | d34b456 | 2014-10-13 23:42:04 -0600 | [diff] [blame] | 137 | * @e_rd_cmd: Enum list for read commands |
| 138 | * @flags: Important param, for flash specific behaviour |
| 139 | */ |
| 140 | struct spi_flash_params { |
| 141 | const char *name; |
| 142 | u32 jedec; |
| 143 | u16 ext_jedec; |
| 144 | u32 sector_size; |
| 145 | u32 nr_sectors; |
| 146 | u8 e_rd_cmd; |
| 147 | u16 flags; |
| 148 | }; |
| 149 | |
| 150 | extern const struct spi_flash_params spi_flash_params_table[]; |
| 151 | |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 152 | /* Send a single-byte command to the device and read the response */ |
| 153 | int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len); |
| 154 | |
| 155 | /* |
| 156 | * Send a multi-byte command to the device and read the response. Used |
| 157 | * for flash array reads, etc. |
| 158 | */ |
| 159 | int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd, |
| 160 | size_t cmd_len, void *data, size_t data_len); |
| 161 | |
| 162 | /* |
| 163 | * Send a multi-byte command to the device followed by (optional) |
| 164 | * data. Used for programming the flash array, etc. |
| 165 | */ |
| 166 | int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len, |
| 167 | const void *data, size_t data_len); |
| 168 | |
Mike Frysinger | 301e9b4 | 2011-04-25 06:58:29 +0000 | [diff] [blame] | 169 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 170 | /* Flash erase(sectors) operation, support all possible erase commands */ |
| 171 | int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len); |
Jagannadha Sutradharudu Teki | 0803242 | 2013-10-02 19:34:53 +0530 | [diff] [blame] | 172 | |
Jagannadha Sutradharudu Teki | 564a126 | 2013-12-30 22:16:23 +0530 | [diff] [blame] | 173 | /* Read the status register */ |
| 174 | int spi_flash_cmd_read_status(struct spi_flash *flash, u8 *rs); |
| 175 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 176 | /* Program the status register */ |
Jagannadha Sutradharudu Teki | 243ced0 | 2014-01-12 21:38:21 +0530 | [diff] [blame] | 177 | int spi_flash_cmd_write_status(struct spi_flash *flash, u8 ws); |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 178 | |
Jagannadha Sutradharudu Teki | 564a126 | 2013-12-30 22:16:23 +0530 | [diff] [blame] | 179 | /* Read the config register */ |
| 180 | int spi_flash_cmd_read_config(struct spi_flash *flash, u8 *rc); |
Jagannadha Sutradharudu Teki | 754c73c | 2013-12-26 14:13:36 +0530 | [diff] [blame] | 181 | |
Jagannadha Sutradharudu Teki | 564a126 | 2013-12-30 22:16:23 +0530 | [diff] [blame] | 182 | /* Program the config register */ |
| 183 | int spi_flash_cmd_write_config(struct spi_flash *flash, u8 wc); |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 184 | |
| 185 | /* Enable writing on the SPI flash */ |
Mike Frysinger | 8ec7f4c | 2011-04-23 23:05:55 +0000 | [diff] [blame] | 186 | static inline int spi_flash_cmd_write_enable(struct spi_flash *flash) |
| 187 | { |
| 188 | return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0); |
| 189 | } |
| 190 | |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 191 | /* Disable writing on the SPI flash */ |
Mike Frysinger | 7911211 | 2011-04-25 06:59:53 +0000 | [diff] [blame] | 192 | static inline int spi_flash_cmd_write_disable(struct spi_flash *flash) |
| 193 | { |
| 194 | return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0); |
| 195 | } |
| 196 | |
| 197 | /* |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 198 | * Send the read status command to the device and wait for the wip |
| 199 | * (write-in-progress) bit to clear itself. |
Haavard Skinnemoen | 2f5bfb7 | 2008-05-16 11:10:33 +0200 | [diff] [blame] | 200 | */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 201 | int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout); |
| 202 | |
Jagannadha Sutradharudu Teki | dc78b85 | 2013-06-21 19:19:00 +0530 | [diff] [blame] | 203 | /* |
| 204 | * Used for spi_flash write operation |
| 205 | * - SPI claim |
| 206 | * - spi_flash_cmd_write_enable |
| 207 | * - spi_flash_cmd_write |
| 208 | * - spi_flash_cmd_wait_ready |
| 209 | * - SPI release |
| 210 | */ |
| 211 | int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd, |
| 212 | size_t cmd_len, const void *buf, size_t buf_len); |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 213 | |
| 214 | /* |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 215 | * Flash write operation, support all possible write commands. |
| 216 | * Write the requested data out breaking it up into multiple write |
| 217 | * commands as needed per the write size. |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 218 | */ |
Jagannadha Sutradharudu Teki | 25dc86a | 2013-10-02 19:38:49 +0530 | [diff] [blame] | 219 | int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset, |
| 220 | size_t len, const void *buf); |
| 221 | |
| 222 | /* |
| 223 | * Same as spi_flash_cmd_read() except it also claims/releases the SPI |
| 224 | * bus. Used as common part of the ->read() operation. |
| 225 | */ |
| 226 | int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd, |
| 227 | size_t cmd_len, void *data, size_t data_len); |
| 228 | |
| 229 | /* Flash read operation, support all possible read commands */ |
| 230 | int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset, |
| 231 | size_t len, void *data); |
Mike Frysinger | 37e13bc | 2011-01-10 02:20:12 -0500 | [diff] [blame] | 232 | |
Daniel Schwierzeck | 06cfc03 | 2015-04-27 07:42:04 +0200 | [diff] [blame] | 233 | #ifdef CONFIG_SPI_FLASH_MTD |
| 234 | int spi_flash_mtd_register(struct spi_flash *flash); |
| 235 | void spi_flash_mtd_unregister(void); |
| 236 | #endif |
| 237 | |
Jagannadha Sutradharudu Teki | 84fb863 | 2013-10-10 22:14:09 +0530 | [diff] [blame] | 238 | #endif /* _SF_INTERNAL_H_ */ |