blob: bab4c3d37d3e72939d375bfa4d9f52429a9ea9d6 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_ORSG 1 /* ...on a ORSG board */
wdenkc6097192002-11-03 00:24:07 +000039
wdenkda55c6e2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkc6097192002-11-03 00:24:07 +000041
wdenkda55c6e2004-01-20 23:12:12 +000042#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000043
44#define CONFIG_BAUDRATE 9600
45#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
46
47#undef CONFIG_BOOTARGS
48#define CONFIG_BOOTCOMMAND "go fff00100"
49
50#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
51#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
52
53#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000054#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000055#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
wdenkc6097192002-11-03 00:24:07 +000056
Jon Loeligerf835bec2007-07-08 14:21:43 -050057
58/*
59 * Command line configuration.
60 */
61#include <config_cmd_default.h>
62
63#define CONFIG_CMD_PCI
64#define CONFIG_CMD_IRQ
65#define CONFIG_CMD_ASKENV
66#define CONFIG_CMD_ELF
67#define CONFIG_CMD_BSP
68#define CONFIG_CMD_EEPROM
69
wdenkc6097192002-11-03 00:24:07 +000070
71#define CONFIG_MAC_PARTITION
72#define CONFIG_DOS_PARTITION
73
wdenkda55c6e2004-01-20 23:12:12 +000074#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenkc6097192002-11-03 00:24:07 +000075
wdenkda55c6e2004-01-20 23:12:12 +000076#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000077
78/*
79 * Miscellaneous configurable options
80 */
81#define CFG_LONGHELP /* undef to save memory */
82#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerf835bec2007-07-08 14:21:43 -050083#if defined(CONFIG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +000084#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000085#else
wdenkda55c6e2004-01-20 23:12:12 +000086#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000087#endif
88#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
89#define CFG_MAXARGS 16 /* max number of command args */
90#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
91
wdenkda55c6e2004-01-20 23:12:12 +000092#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +000093
94#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
95#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
96
wdenkda55c6e2004-01-20 23:12:12 +000097#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
98#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
99#define CFG_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000100
101/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000102#define CFG_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +0000103 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
104 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000105
106#define CFG_LOAD_ADDR 0x100000 /* default load address */
107#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
108
wdenkda55c6e2004-01-20 23:12:12 +0000109#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000110
111#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
112
113/*-----------------------------------------------------------------------
114 * PCI stuff
115 *-----------------------------------------------------------------------
116 */
wdenkda55c6e2004-01-20 23:12:12 +0000117#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
118#define PCI_HOST_FORCE 1 /* configure as pci host */
119#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000120
wdenkda55c6e2004-01-20 23:12:12 +0000121#define CONFIG_PCI /* include pci support */
122#define CONFIG_PCI_HOST PCI_HOST_ADAPTER /* select pci adapter */
123#undef CONFIG_PCI_PNP /* no pci plug-and-play */
124 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000125
wdenkda55c6e2004-01-20 23:12:12 +0000126#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenkc6097192002-11-03 00:24:07 +0000127
wdenkda55c6e2004-01-20 23:12:12 +0000128#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
129#define CFG_PCI_SUBSYS_DEVICEID 0x0411 /* PCI Device ID: ORSG */
130#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
131#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
132#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
133#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
134#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
135#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
136#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000137
138/*-----------------------------------------------------------------------
139 * Start addresses for the final memory configuration
140 * (Set up by the startup code)
141 * Please note that CFG_SDRAM_BASE _must_ start at 0
142 */
143#define CFG_SDRAM_BASE 0x00000000
144#define CFG_FLASH_BASE 0xFFFD0000
145#define CFG_MONITOR_BASE CFG_FLASH_BASE
146#define CFG_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
147#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
148
149/*
150 * For booting Linux, the board info and command line data
151 * have to be in the first 8 MB of memory, since this is
152 * the maximum mapped by the Linux kernel during initialization.
153 */
154#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
155/*-----------------------------------------------------------------------
156 * FLASH organization
157 */
158#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
159#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
160
161#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
162#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
163
wdenkda55c6e2004-01-20 23:12:12 +0000164#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
165#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
166#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000167/*
168 * The following defines are added for buggy IOP480 byte interface.
169 * All other boards should use the standard values (CPCI405 etc.)
170 */
wdenkda55c6e2004-01-20 23:12:12 +0000171#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
172#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
173#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000174
wdenkda55c6e2004-01-20 23:12:12 +0000175#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000176
177#if 0 /* Use NVRAM for environment variables */
178/*-----------------------------------------------------------------------
179 * NVRAM organization
180 */
181#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
182#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
183#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
184#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
185#define CFG_ENV_ADDR \
186 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
187#define CFG_NVRAM_VXWORKS_OFFS 0x6900 /* Offset for VxWorks eth-addr */
188
189#else /* Use EEPROM for environment variables */
190
wdenkda55c6e2004-01-20 23:12:12 +0000191#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
192#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
193#define CFG_ENV_SIZE 0x300 /* 768 bytes may be used for env vars */
wdenk57b2d802003-06-27 21:31:46 +0000194 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000195#endif
196
197/*-----------------------------------------------------------------------
198 * I2C EEPROM (CAT24WC08) for environment
199 */
200#define CONFIG_HARD_I2C /* I2c with hardware support */
201#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
202#define CFG_I2C_SLAVE 0x7F
203
204#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkda55c6e2004-01-20 23:12:12 +0000205#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
206/* mask of address bits that overflow into the "EEPROM chip address" */
wdenkc6097192002-11-03 00:24:07 +0000207#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
208#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
209 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000210 /* last 4 bits of the address */
wdenkc6097192002-11-03 00:24:07 +0000211#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
212#define CFG_EEPROM_PAGE_WRITE_ENABLE
213
214/*-----------------------------------------------------------------------
215 * Cache Configuration
216 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200217#define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
wdenkc6097192002-11-03 00:24:07 +0000218#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeligerf835bec2007-07-08 14:21:43 -0500219#if defined(CONFIG_CMD_KGDB)
wdenkc6097192002-11-03 00:24:07 +0000220#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
221#endif
222
223/*
224 * Init Memory Controller:
225 *
226 * BR0/1 and OR0/1 (FLASH)
227 */
228
229#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
230#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
231
232/*-----------------------------------------------------------------------
233 * External Bus Controller (EBC) Setup
234 */
235
wdenkda55c6e2004-01-20 23:12:12 +0000236/* Memory Bank 0 (Flash Bank 0) initialization */
237#define CFG_EBC_PB0AP 0x92015480
238#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000239
wdenkda55c6e2004-01-20 23:12:12 +0000240/* Memory Bank 1 (Flash Bank 1) initialization */
241#define CFG_EBC_PB1AP 0x92015480
242#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000243
wdenkda55c6e2004-01-20 23:12:12 +0000244/* Memory Bank 2 (PLD - FPGA-boot) initialization */
245#define CFG_EBC_PB2AP 0x02015480 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk57b2d802003-06-27 21:31:46 +0000246 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkda55c6e2004-01-20 23:12:12 +0000247#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000248
wdenkda55c6e2004-01-20 23:12:12 +0000249/* Memory Bank 3 (PLD - OSL) initialization */
250#define CFG_EBC_PB3AP 0x02015480 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk57b2d802003-06-27 21:31:46 +0000251 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkda55c6e2004-01-20 23:12:12 +0000252#define CFG_EBC_PB3CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000253
wdenkda55c6e2004-01-20 23:12:12 +0000254/* Memory Bank 4 (Spartan2 1) initialization */
255#define CFG_EBC_PB4AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk57b2d802003-06-27 21:31:46 +0000256 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkda55c6e2004-01-20 23:12:12 +0000257#define CFG_EBC_PB4CR 0xF209C000 /* BAS=0xF20,BS=16MB,BU=R/W,BW=32bit*/
wdenkc6097192002-11-03 00:24:07 +0000258
wdenkda55c6e2004-01-20 23:12:12 +0000259/* Memory Bank 5 (Spartan2 2) initialization */
260#define CFG_EBC_PB5AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk57b2d802003-06-27 21:31:46 +0000261 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkda55c6e2004-01-20 23:12:12 +0000262#define CFG_EBC_PB5CR 0xF309C000 /* BAS=0xF30,BS=16MB,BU=R/W,BW=32bit*/
wdenkc6097192002-11-03 00:24:07 +0000263
wdenkda55c6e2004-01-20 23:12:12 +0000264/* Memory Bank 6 (Virtex 1) initialization */
265#define CFG_EBC_PB6AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk57b2d802003-06-27 21:31:46 +0000266 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkda55c6e2004-01-20 23:12:12 +0000267#define CFG_EBC_PB6CR 0xF409A000 /* BAS=0xF40,BS=16MB,BU=R/W,BW=16bit*/
wdenkc6097192002-11-03 00:24:07 +0000268
wdenkda55c6e2004-01-20 23:12:12 +0000269/* Memory Bank 7 (Virtex 2) initialization */
270#define CFG_EBC_PB7AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk57b2d802003-06-27 21:31:46 +0000271 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkda55c6e2004-01-20 23:12:12 +0000272#define CFG_EBC_PB7CR 0xF509A000 /* BAS=0xF50,BS=16MB,BU=R/W,BW=16bit*/
wdenkc6097192002-11-03 00:24:07 +0000273
274
stroesea9484a92004-12-16 18:05:42 +0000275#define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
wdenkc6097192002-11-03 00:24:07 +0000276
277/*-----------------------------------------------------------------------
278 * Definitions for initial stack pointer and data area (in DPRAM)
279 */
280
281/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkda55c6e2004-01-20 23:12:12 +0000282#define CFG_TEMP_STACK_OCM 1
wdenkc6097192002-11-03 00:24:07 +0000283
284/* On Chip Memory location */
285#define CFG_OCM_DATA_ADDR 0xF8000000
286#define CFG_OCM_DATA_SIZE 0x1000
287
288#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
289#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
290#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
291#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000292#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000293
294
295/*
296 * Internal Definitions
297 *
298 * Boot Flags
299 */
300#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
301#define BOOTFLAG_WARM 0x02 /* Software reboot */
302
303#endif /* __CONFIG_H */