blob: f0ec761ebb54f482b39af5038b66867dfef75319 [file] [log] [blame]
stroese44a99e02003-05-23 11:27:18 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_ASH405 1 /* ...on a ASH405 board */
stroese44a99e02003-05-23 11:27:18 +000039
wdenkda55c6e2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese44a99e02003-05-23 11:27:18 +000042
stroesea9484a92004-12-16 18:05:42 +000043#define CONFIG_SYS_CLK_FREQ 33333300 /* external frequency to pll */
stroese44a99e02003-05-23 11:27:18 +000044
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
stroesea9484a92004-12-16 18:05:42 +000049#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
stroese44a99e02003-05-23 11:27:18 +000052
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
54#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
55
56#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000057#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea9484a92004-12-16 18:05:42 +000058#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
59
60#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
stroese44a99e02003-05-23 11:27:18 +000061
stroese44a99e02003-05-23 11:27:18 +000062
Jon Loeligerea240f42007-07-05 19:13:52 -050063/*
64 * Command line configuration.
65 */
66#include <config_cmd_default.h>
67
68#define CONFIG_CMD_DHCP
69#define CONFIG_CMD_IRQ
70#define CONFIG_CMD_ELF
71#define CONFIG_CMD_NAND
72#define CONFIG_CMD_DATE
73#define CONFIG_CMD_I2C
74#define CONFIG_CMD_MII
75#define CONFIG_CMD_PING
76#define CONFIG_CMD_EEPROM
77
stroese44a99e02003-05-23 11:27:18 +000078
wdenkda55c6e2004-01-20 23:12:12 +000079#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese44a99e02003-05-23 11:27:18 +000080
wdenkda55c6e2004-01-20 23:12:12 +000081#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
82#define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese44a99e02003-05-23 11:27:18 +000083
wdenkda55c6e2004-01-20 23:12:12 +000084#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese44a99e02003-05-23 11:27:18 +000085
86/*
87 * Miscellaneous configurable options
88 */
89#define CFG_LONGHELP /* undef to save memory */
90#define CFG_PROMPT "=> " /* Monitor Command Prompt */
91
92#undef CFG_HUSH_PARSER /* use "hush" command parser */
93#ifdef CFG_HUSH_PARSER
wdenkda55c6e2004-01-20 23:12:12 +000094#define CFG_PROMPT_HUSH_PS2 "> "
stroese44a99e02003-05-23 11:27:18 +000095#endif
96
Jon Loeligerea240f42007-07-05 19:13:52 -050097#if defined(CONFIG_CMD_KGDB)
wdenkda55c6e2004-01-20 23:12:12 +000098#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroese44a99e02003-05-23 11:27:18 +000099#else
wdenkda55c6e2004-01-20 23:12:12 +0000100#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroese44a99e02003-05-23 11:27:18 +0000101#endif
102#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
103#define CFG_MAXARGS 16 /* max number of command args */
104#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
105
wdenkda55c6e2004-01-20 23:12:12 +0000106#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroese44a99e02003-05-23 11:27:18 +0000107
wdenkda55c6e2004-01-20 23:12:12 +0000108#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroese44a99e02003-05-23 11:27:18 +0000109
110#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
111#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
112
wdenkda55c6e2004-01-20 23:12:12 +0000113#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
114#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
115#define CFG_BASE_BAUD 691200
116#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
stroese44a99e02003-05-23 11:27:18 +0000117
118/* The following table includes the supported baudrates */
wdenkda55c6e2004-01-20 23:12:12 +0000119#define CFG_BAUDRATE_TABLE \
wdenk57b2d802003-06-27 21:31:46 +0000120 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
121 57600, 115200, 230400, 460800, 921600 }
stroese44a99e02003-05-23 11:27:18 +0000122
123#define CFG_LOAD_ADDR 0x100000 /* default load address */
124#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
125
wdenkda55c6e2004-01-20 23:12:12 +0000126#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese44a99e02003-05-23 11:27:18 +0000127
128#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
129
wdenkda55c6e2004-01-20 23:12:12 +0000130#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese94ef1cf2003-06-05 15:39:44 +0000131
wdenkda55c6e2004-01-20 23:12:12 +0000132#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese94ef1cf2003-06-05 15:39:44 +0000133
stroese44a99e02003-05-23 11:27:18 +0000134/*-----------------------------------------------------------------------
135 * NAND-FLASH stuff
136 *-----------------------------------------------------------------------
137 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100138
139#define CFG_NAND_LEGACY
140
stroese44a99e02003-05-23 11:27:18 +0000141#define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
142#define SECTORSIZE 512
143
144#define ADDR_COLUMN 1
145#define ADDR_PAGE 2
146#define ADDR_COLUMN_PAGE 3
147
wdenkda55c6e2004-01-20 23:12:12 +0000148#define NAND_ChipID_UNKNOWN 0x00
stroese44a99e02003-05-23 11:27:18 +0000149#define NAND_MAX_FLOORS 1
150#define NAND_MAX_CHIPS 1
151
wdenkda55c6e2004-01-20 23:12:12 +0000152#define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
153#define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
154#define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
155#define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
stroese44a99e02003-05-23 11:27:18 +0000156
157#define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
158#define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
159#define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
160#define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
161#define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
162#define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
163#define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
164
165#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
166#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
167#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
168#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
169
stroesea9484a92004-12-16 18:05:42 +0000170#define CONFIG_MTD_NAND_VERIFY_WRITE 1 /* verify all writes!!! */
171#define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
172
stroese44a99e02003-05-23 11:27:18 +0000173/*-----------------------------------------------------------------------
174 * PCI stuff
175 *-----------------------------------------------------------------------
176 */
wdenkda55c6e2004-01-20 23:12:12 +0000177#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
178#define PCI_HOST_FORCE 1 /* configure as pci host */
179#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese44a99e02003-05-23 11:27:18 +0000180
wdenkda55c6e2004-01-20 23:12:12 +0000181#define CONFIG_PCI /* include pci support */
182#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
183#undef CONFIG_PCI_PNP /* do pci plug-and-play */
184 /* resource configuration */
stroese44a99e02003-05-23 11:27:18 +0000185
wdenkda55c6e2004-01-20 23:12:12 +0000186#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese44a99e02003-05-23 11:27:18 +0000187
wdenkda55c6e2004-01-20 23:12:12 +0000188#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
189#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
190#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
191#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
192#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
193#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
194#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
195#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
196#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroese44a99e02003-05-23 11:27:18 +0000197
198/*-----------------------------------------------------------------------
199 * Start addresses for the final memory configuration
200 * (Set up by the startup code)
201 * Please note that CFG_SDRAM_BASE _must_ start at 0
202 */
203#define CFG_SDRAM_BASE 0x00000000
204#define CFG_FLASH_BASE 0xFFFC0000
205#define CFG_MONITOR_BASE CFG_FLASH_BASE
206#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
207#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
208
209/*
210 * For booting Linux, the board info and command line data
211 * have to be in the first 8 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
213 */
214#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
215/*-----------------------------------------------------------------------
216 * FLASH organization
217 */
218#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
219#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
220
221#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
222#define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
223
wdenkda55c6e2004-01-20 23:12:12 +0000224#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
225#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
226#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroese44a99e02003-05-23 11:27:18 +0000227/*
228 * The following defines are added for buggy IOP480 byte interface.
229 * All other boards should use the standard values (CPCI405 etc.)
230 */
wdenkda55c6e2004-01-20 23:12:12 +0000231#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
232#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
233#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroese44a99e02003-05-23 11:27:18 +0000234
wdenkda55c6e2004-01-20 23:12:12 +0000235#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroese44a99e02003-05-23 11:27:18 +0000236
237#if 0 /* test-only */
wdenkda55c6e2004-01-20 23:12:12 +0000238#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
239#define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
stroese44a99e02003-05-23 11:27:18 +0000240#endif
241
242/*-----------------------------------------------------------------------
243 * Environment Variable setup
244 */
wdenkda55c6e2004-01-20 23:12:12 +0000245#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
246#define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
247#define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
wdenk57b2d802003-06-27 21:31:46 +0000248 /* total size of a CAT24WC16 is 2048 bytes */
stroese44a99e02003-05-23 11:27:18 +0000249
250#define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
wdenkda55c6e2004-01-20 23:12:12 +0000251#define CFG_NVRAM_SIZE 242 /* NVRAM size */
stroese44a99e02003-05-23 11:27:18 +0000252
253/*-----------------------------------------------------------------------
254 * I2C EEPROM (CAT24WC16) for environment
255 */
256#define CONFIG_HARD_I2C /* I2c with hardware support */
257#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
258#define CFG_I2C_SLAVE 0x7F
259
260#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkda55c6e2004-01-20 23:12:12 +0000261#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
262/* mask of address bits that overflow into the "EEPROM chip address" */
stroese44a99e02003-05-23 11:27:18 +0000263#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
264#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
265 /* 16 byte page write mode using*/
wdenkda55c6e2004-01-20 23:12:12 +0000266 /* last 4 bits of the address */
stroese44a99e02003-05-23 11:27:18 +0000267#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
268#define CFG_EEPROM_PAGE_WRITE_ENABLE
269
270/*-----------------------------------------------------------------------
271 * Cache Configuration
272 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200273#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkda55c6e2004-01-20 23:12:12 +0000274 /* have only 8kB, 16kB is save here */
stroese44a99e02003-05-23 11:27:18 +0000275#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeligerea240f42007-07-05 19:13:52 -0500276#if defined(CONFIG_CMD_KGDB)
stroese44a99e02003-05-23 11:27:18 +0000277#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
278#endif
279
280/*
281 * Init Memory Controller:
282 *
283 * BR0/1 and OR0/1 (FLASH)
284 */
285
286#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
287
288/*-----------------------------------------------------------------------
289 * External Bus Controller (EBC) Setup
290 */
291
wdenkda55c6e2004-01-20 23:12:12 +0000292/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
293#define CFG_EBC_PB0AP 0x92015480
294/*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
295#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroese44a99e02003-05-23 11:27:18 +0000296
wdenkda55c6e2004-01-20 23:12:12 +0000297/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
298#define CFG_EBC_PB1AP 0x92015480
299#define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
stroese44a99e02003-05-23 11:27:18 +0000300
wdenkda55c6e2004-01-20 23:12:12 +0000301/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
302#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
303#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroese44a99e02003-05-23 11:27:18 +0000304
wdenkda55c6e2004-01-20 23:12:12 +0000305/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
306#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
307#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroese44a99e02003-05-23 11:27:18 +0000308
wdenkda55c6e2004-01-20 23:12:12 +0000309#define CAN_BA 0xF0000000 /* CAN Base Address */
310#define DUART0_BA 0xF0000400 /* DUART Base Address */
311#define DUART1_BA 0xF0000408 /* DUART Base Address */
312#define DUART2_BA 0xF0000410 /* DUART Base Address */
313#define DUART3_BA 0xF0000418 /* DUART Base Address */
314#define RTC_BA 0xF0000500 /* RTC Base Address */
315#define CFG_NAND_BASE 0xF4000000
stroese44a99e02003-05-23 11:27:18 +0000316
317/*-----------------------------------------------------------------------
318 * FPGA stuff
319 */
wdenkda55c6e2004-01-20 23:12:12 +0000320#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
321#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
stroese44a99e02003-05-23 11:27:18 +0000322
323/* FPGA program pin configuration */
wdenkda55c6e2004-01-20 23:12:12 +0000324#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
325#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
326#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
327#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
328#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroese44a99e02003-05-23 11:27:18 +0000329
330/*-----------------------------------------------------------------------
331 * Definitions for initial stack pointer and data area (in data cache)
332 */
333/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
wdenkda55c6e2004-01-20 23:12:12 +0000334#define CFG_TEMP_STACK_OCM 1
stroese44a99e02003-05-23 11:27:18 +0000335
336/* On Chip Memory location */
337#define CFG_OCM_DATA_ADDR 0xF8000000
338#define CFG_OCM_DATA_SIZE 0x1000
339#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
340#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
341
342#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
343#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkda55c6e2004-01-20 23:12:12 +0000344#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroese44a99e02003-05-23 11:27:18 +0000345
346/*-----------------------------------------------------------------------
347 * Definitions for GPIO setup (PPC405EP specific)
348 *
wdenkda55c6e2004-01-20 23:12:12 +0000349 * GPIO0[0] - External Bus Controller BLAST output
350 * GPIO0[1-9] - Instruction trace outputs -> GPIO
stroese44a99e02003-05-23 11:27:18 +0000351 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
352 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
353 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
354 * GPIO0[24-27] - UART0 control signal inputs/outputs
355 * GPIO0[28-29] - UART1 data signal input/output
356 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
357 */
wdenkda55c6e2004-01-20 23:12:12 +0000358#define CFG_GPIO0_OSRH 0x40000550
359#define CFG_GPIO0_OSRL 0x00000110
360#define CFG_GPIO0_ISR1H 0x00000000
361#define CFG_GPIO0_ISR1L 0x15555445
362#define CFG_GPIO0_TSRH 0x00000000
363#define CFG_GPIO0_TSRL 0x00000000
364#define CFG_GPIO0_TCR 0xF7FE0014
stroese44a99e02003-05-23 11:27:18 +0000365
wdenkda55c6e2004-01-20 23:12:12 +0000366#define CFG_DUART_RST (0x80000000 >> 14)
stroese44a99e02003-05-23 11:27:18 +0000367
368/*
369 * Internal Definitions
370 *
371 * Boot Flags
372 */
373#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
374#define BOOTFLAG_WARM 0x02 /* Software reboot */
375
376/*
377 * Default speed selection (cpu_plb_opb_ebc) in mhz.
378 * This value will be set if iic boot eprom is disabled.
379 */
380#if 0
wdenkda55c6e2004-01-20 23:12:12 +0000381#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
382#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
stroese44a99e02003-05-23 11:27:18 +0000383#endif
384#if 1
wdenkda55c6e2004-01-20 23:12:12 +0000385#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
386#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
stroese44a99e02003-05-23 11:27:18 +0000387#endif
388#if 0
wdenkda55c6e2004-01-20 23:12:12 +0000389#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
390#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
stroese44a99e02003-05-23 11:27:18 +0000391#endif
392
393#endif /* __CONFIG_H */