blob: 49baf98ce7d07c741063d8a2e94c2db8f7a2ba17 [file] [log] [blame]
Lokesh Vutla5af02db2018-08-27 15:57:32 +05301/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Texas Instruments System Control Interface Protocol
4 * Based on include/linux/soc/ti/ti_sci_protocol.h from Linux.
5 *
6 * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
7 * Nishanth Menon
8 * Lokesh Vutla <lokeshvutla@ti.com>
9 */
10
11#ifndef __TISCI_PROTOCOL_H
12#define __TISCI_PROTOCOL_H
13
14/**
15 * struct ti_sci_version_info - version information structure
16 * @abi_major: Major ABI version. Change here implies risk of backward
17 * compatibility break.
18 * @abi_minor: Minor ABI version. Change here implies new feature addition,
19 * or compatible change in ABI.
20 * @firmware_revision: Firmware revision (not usually used).
21 * @firmware_description: Firmware description (not usually used).
22 */
23struct ti_sci_version_info {
24 u8 abi_major;
25 u8 abi_minor;
26 u16 firmware_revision;
27 char firmware_description[32];
28};
29
30struct ti_sci_handle;
31
32/**
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +053033 * struct ti_sci_board_ops - Board config operations
34 * @board_config: Command to set the board configuration
35 * Returns 0 for successful exclusive request, else returns
36 * corresponding error message.
37 * @board_config_rm: Command to set the board resource management
38 * configuration
39 * Returns 0 for successful exclusive request, else returns
40 * corresponding error message.
41 * @board_config_security: Command to set the board security configuration
42 * Returns 0 for successful exclusive request, else returns
43 * corresponding error message.
44 * @board_config_pm: Command to trigger and set the board power and clock
45 * management related configuration
46 * Returns 0 for successful exclusive request, else returns
47 * corresponding error message.
48 */
49struct ti_sci_board_ops {
50 int (*board_config)(const struct ti_sci_handle *handle,
51 u64 addr, u32 size);
52 int (*board_config_rm)(const struct ti_sci_handle *handle,
53 u64 addr, u32 size);
54 int (*board_config_security)(const struct ti_sci_handle *handle,
55 u64 addr, u32 size);
56 int (*board_config_pm)(const struct ti_sci_handle *handle,
57 u64 addr, u32 size);
58};
59
60/**
Andreas Dannenberg24a4d5e2018-08-27 15:57:34 +053061 * struct ti_sci_dev_ops - Device control operations
62 * @get_device: Command to request for device managed by TISCI
63 * Returns 0 for successful exclusive request, else returns
64 * corresponding error message.
65 * @idle_device: Command to idle a device managed by TISCI
66 * Returns 0 for successful exclusive request, else returns
67 * corresponding error message.
68 * @put_device: Command to release a device managed by TISCI
69 * Returns 0 for successful release, else returns corresponding
70 * error message.
71 * @is_valid: Check if the device ID is a valid ID.
72 * Returns 0 if the ID is valid, else returns corresponding error.
73 * @get_context_loss_count: Command to retrieve context loss counter - this
74 * increments every time the device looses context. Overflow
75 * is possible.
76 * - count: pointer to u32 which will retrieve counter
77 * Returns 0 for successful information request and count has
78 * proper data, else returns corresponding error message.
79 * @is_idle: Reports back about device idle state
80 * - req_state: Returns requested idle state
81 * Returns 0 for successful information request and req_state and
82 * current_state has proper data, else returns corresponding error
83 * message.
84 * @is_stop: Reports back about device stop state
85 * - req_state: Returns requested stop state
86 * - current_state: Returns current stop state
87 * Returns 0 for successful information request and req_state and
88 * current_state has proper data, else returns corresponding error
89 * message.
90 * @is_on: Reports back about device ON(or active) state
91 * - req_state: Returns requested ON state
92 * - current_state: Returns current ON state
93 * Returns 0 for successful information request and req_state and
94 * current_state has proper data, else returns corresponding error
95 * message.
96 * @is_transitioning: Reports back if the device is in the middle of transition
97 * of state.
98 * -current_state: Returns 'true' if currently transitioning.
99 * @set_device_resets: Command to configure resets for device managed by TISCI.
100 * -reset_state: Device specific reset bit field
101 * Returns 0 for successful request, else returns
102 * corresponding error message.
103 * @get_device_resets: Command to read state of resets for device managed
104 * by TISCI.
105 * -reset_state: pointer to u32 which will retrieve resets
106 * Returns 0 for successful request, else returns
107 * corresponding error message.
108 *
109 * NOTE: for all these functions, the following parameters are generic in
110 * nature:
111 * -handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
112 * -id: Device Identifier
113 *
114 * Request for the device - NOTE: the client MUST maintain integrity of
115 * usage count by balancing get_device with put_device. No refcounting is
116 * managed by driver for that purpose.
117 */
118struct ti_sci_dev_ops {
119 int (*get_device)(const struct ti_sci_handle *handle, u32 id);
120 int (*idle_device)(const struct ti_sci_handle *handle, u32 id);
121 int (*put_device)(const struct ti_sci_handle *handle, u32 id);
122 int (*is_valid)(const struct ti_sci_handle *handle, u32 id);
123 int (*get_context_loss_count)(const struct ti_sci_handle *handle,
124 u32 id, u32 *count);
125 int (*is_idle)(const struct ti_sci_handle *handle, u32 id,
126 bool *requested_state);
127 int (*is_stop)(const struct ti_sci_handle *handle, u32 id,
128 bool *req_state, bool *current_state);
129 int (*is_on)(const struct ti_sci_handle *handle, u32 id,
130 bool *req_state, bool *current_state);
131 int (*is_transitioning)(const struct ti_sci_handle *handle, u32 id,
132 bool *current_state);
133 int (*set_device_resets)(const struct ti_sci_handle *handle, u32 id,
134 u32 reset_state);
135 int (*get_device_resets)(const struct ti_sci_handle *handle, u32 id,
136 u32 *reset_state);
137};
138
139/**
Lokesh Vutlad10c80c2018-08-27 15:57:35 +0530140 * struct ti_sci_clk_ops - Clock control operations
141 * @get_clock: Request for activation of clock and manage by processor
142 * - needs_ssc: 'true' if Spread Spectrum clock is desired.
143 * - can_change_freq: 'true' if frequency change is desired.
144 * - enable_input_term: 'true' if input termination is desired.
145 * @idle_clock: Request for Idling a clock managed by processor
146 * @put_clock: Release the clock to be auto managed by TISCI
147 * @is_auto: Is the clock being auto managed
148 * - req_state: state indicating if the clock is auto managed
149 * @is_on: Is the clock ON
150 * - req_state: if the clock is requested to be forced ON
151 * - current_state: if the clock is currently ON
152 * @is_off: Is the clock OFF
153 * - req_state: if the clock is requested to be forced OFF
154 * - current_state: if the clock is currently Gated
155 * @set_parent: Set the clock source of a specific device clock
156 * - parent_id: Parent clock identifier to set.
157 * @get_parent: Get the current clock source of a specific device clock
158 * - parent_id: Parent clock identifier which is the parent.
159 * @get_num_parents: Get the number of parents of the current clock source
160 * - num_parents: returns the number of parent clocks.
161 * @get_best_match_freq: Find a best matching frequency for a frequency
162 * range.
163 * - match_freq: Best matching frequency in Hz.
164 * @set_freq: Set the Clock frequency
165 * @get_freq: Get the Clock frequency
166 * - current_freq: Frequency in Hz that the clock is at.
167 *
168 * NOTE: for all these functions, the following parameters are generic in
169 * nature:
170 * -handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
171 * -did: Device identifier this request is for
172 * -cid: Clock identifier for the device for this request.
173 * Each device has it's own set of clock inputs. This indexes
174 * which clock input to modify.
175 * -min_freq: The minimum allowable frequency in Hz. This is the minimum
176 * allowable programmed frequency and does not account for clock
177 * tolerances and jitter.
178 * -target_freq: The target clock frequency in Hz. A frequency will be
179 * processed as close to this target frequency as possible.
180 * -max_freq: The maximum allowable frequency in Hz. This is the maximum
181 * allowable programmed frequency and does not account for clock
182 * tolerances and jitter.
183 *
184 * Request for the clock - NOTE: the client MUST maintain integrity of
185 * usage count by balancing get_clock with put_clock. No refcounting is
186 * managed by driver for that purpose.
187 */
188struct ti_sci_clk_ops {
189 int (*get_clock)(const struct ti_sci_handle *handle, u32 did, u8 cid,
190 bool needs_ssc, bool can_change_freq,
191 bool enable_input_term);
192 int (*idle_clock)(const struct ti_sci_handle *handle, u32 did, u8 cid);
193 int (*put_clock)(const struct ti_sci_handle *handle, u32 did, u8 cid);
194 int (*is_auto)(const struct ti_sci_handle *handle, u32 did, u8 cid,
195 bool *req_state);
196 int (*is_on)(const struct ti_sci_handle *handle, u32 did, u8 cid,
197 bool *req_state, bool *current_state);
198 int (*is_off)(const struct ti_sci_handle *handle, u32 did, u8 cid,
199 bool *req_state, bool *current_state);
200 int (*set_parent)(const struct ti_sci_handle *handle, u32 did, u8 cid,
201 u8 parent_id);
202 int (*get_parent)(const struct ti_sci_handle *handle, u32 did, u8 cid,
203 u8 *parent_id);
204 int (*get_num_parents)(const struct ti_sci_handle *handle, u32 did,
205 u8 cid, u8 *num_parents);
206 int (*get_best_match_freq)(const struct ti_sci_handle *handle, u32 did,
207 u8 cid, u64 min_freq, u64 target_freq,
208 u64 max_freq, u64 *match_freq);
209 int (*set_freq)(const struct ti_sci_handle *handle, u32 did, u8 cid,
210 u64 min_freq, u64 target_freq, u64 max_freq);
211 int (*get_freq)(const struct ti_sci_handle *handle, u32 did, u8 cid,
212 u64 *current_freq);
213};
214
215/**
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530216 * struct ti_sci_rm_core_ops - Resource management core operations
217 * @get_range: Get a range of resources belonging to ti sci host.
218 * @get_rage_from_shost: Get a range of resources belonging to
219 * specified host id.
220 * - s_host: Host processing entity to which the
221 * resources are allocated
222 *
223 * NOTE: for these functions, all the parameters are consolidated and defined
224 * as below:
225 * - handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
226 * - dev_id: TISCI device ID.
227 * - subtype: Resource assignment subtype that is being requested
228 * from the given device.
229 * - range_start: Start index of the resource range
230 * - range_end: Number of resources in the range
231 */
232struct ti_sci_rm_core_ops {
233 int (*get_range)(const struct ti_sci_handle *handle, u32 dev_id,
234 u8 subtype, u16 *range_start, u16 *range_num);
235 int (*get_range_from_shost)(const struct ti_sci_handle *handle,
236 u32 dev_id, u8 subtype, u8 s_host,
237 u16 *range_start, u16 *range_num);
238};
239
240/**
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530241 * struct ti_sci_core_ops - SoC Core Operations
242 * @reboot_device: Reboot the SoC
243 * Returns 0 for successful request(ideally should never return),
244 * else returns corresponding error value.
245 */
246struct ti_sci_core_ops {
247 int (*reboot_device)(const struct ti_sci_handle *handle);
248};
249
250/**
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530251 * struct ti_sci_proc_ops - Processor specific operations.
252 *
253 * @proc_request: Request for controlling a physical processor.
254 * The requesting host should be in the processor access list.
255 * @proc_release: Relinquish a physical processor control
256 * @proc_handover: Handover a physical processor control to another host
257 * in the permitted list.
258 * @set_proc_boot_cfg: Base configuration of the processor
259 * @set_proc_boot_ctrl: Setup limited control flags in specific cases.
260 * @proc_auth_boot_image:
261 * @get_proc_boot_status: Get the state of physical processor
262 *
263 * NOTE: for all these functions, the following parameters are generic in
264 * nature:
265 * -handle: Pointer to TISCI handle as retrieved by *ti_sci_get_handle
266 * -pid: Processor ID
267 *
268 */
269struct ti_sci_proc_ops {
270 int (*proc_request)(const struct ti_sci_handle *handle, u8 pid);
271 int (*proc_release)(const struct ti_sci_handle *handle, u8 pid);
272 int (*proc_handover)(const struct ti_sci_handle *handle, u8 pid,
273 u8 hid);
274 int (*set_proc_boot_cfg)(const struct ti_sci_handle *handle, u8 pid,
275 u64 bv, u32 cfg_set, u32 cfg_clr);
276 int (*set_proc_boot_ctrl)(const struct ti_sci_handle *handle, u8 pid,
277 u32 ctrl_set, u32 ctrl_clr);
278 int (*proc_auth_boot_image)(const struct ti_sci_handle *handle, u8 pid,
279 u64 caddr);
280 int (*get_proc_boot_status)(const struct ti_sci_handle *handle, u8 pid,
281 u64 *bv, u32 *cfg_flags, u32 *ctrl_flags,
282 u32 *sts_flags);
283};
284
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530285#define TI_SCI_RING_MODE_RING (0)
286#define TI_SCI_RING_MODE_MESSAGE (1)
287#define TI_SCI_RING_MODE_CREDENTIALS (2)
288#define TI_SCI_RING_MODE_QM (3)
289
290#define TI_SCI_MSG_UNUSED_SECONDARY_HOST TI_SCI_RM_NULL_U8
291
292/* RA config.addr_lo parameter is valid for RM ring configure TI_SCI message */
293#define TI_SCI_MSG_VALUE_RM_RING_ADDR_LO_VALID BIT(0)
294/* RA config.addr_hi parameter is valid for RM ring configure TI_SCI message */
295#define TI_SCI_MSG_VALUE_RM_RING_ADDR_HI_VALID BIT(1)
296 /* RA config.count parameter is valid for RM ring configure TI_SCI message */
297#define TI_SCI_MSG_VALUE_RM_RING_COUNT_VALID BIT(2)
298/* RA config.mode parameter is valid for RM ring configure TI_SCI message */
299#define TI_SCI_MSG_VALUE_RM_RING_MODE_VALID BIT(3)
300/* RA config.size parameter is valid for RM ring configure TI_SCI message */
301#define TI_SCI_MSG_VALUE_RM_RING_SIZE_VALID BIT(4)
302/* RA config.order_id parameter is valid for RM ring configure TISCI message */
303#define TI_SCI_MSG_VALUE_RM_RING_ORDER_ID_VALID BIT(5)
304
305#define TI_SCI_MSG_VALUE_RM_ALL_NO_ORDER \
306 (TI_SCI_MSG_VALUE_RM_RING_ADDR_LO_VALID | \
307 TI_SCI_MSG_VALUE_RM_RING_ADDR_HI_VALID | \
308 TI_SCI_MSG_VALUE_RM_RING_COUNT_VALID | \
309 TI_SCI_MSG_VALUE_RM_RING_MODE_VALID | \
310 TI_SCI_MSG_VALUE_RM_RING_SIZE_VALID)
311
312/**
313 * struct ti_sci_rm_ringacc_ops - Ring Accelerator Management operations
314 * @config: configure the SoC Navigator Subsystem Ring Accelerator ring
315 * @get_config: get the SoC Navigator Subsystem Ring Accelerator ring
316 * configuration
317 */
318struct ti_sci_rm_ringacc_ops {
319 int (*config)(const struct ti_sci_handle *handle,
320 u32 valid_params, u16 nav_id, u16 index,
321 u32 addr_lo, u32 addr_hi, u32 count, u8 mode,
322 u8 size, u8 order_id
323 );
324 int (*get_config)(const struct ti_sci_handle *handle,
325 u32 nav_id, u32 index, u8 *mode,
326 u32 *addr_lo, u32 *addr_hi, u32 *count,
327 u8 *size, u8 *order_id);
328};
329
330/**
331 * struct ti_sci_rm_psil_ops - PSI-L thread operations
332 * @pair: pair PSI-L source thread to a destination thread.
333 * If the src_thread is mapped to UDMA tchan, the corresponding channel's
334 * TCHAN_THRD_ID register is updated.
335 * If the dst_thread is mapped to UDMA rchan, the corresponding channel's
336 * RCHAN_THRD_ID register is updated.
337 * @unpair: unpair PSI-L source thread from a destination thread.
338 * If the src_thread is mapped to UDMA tchan, the corresponding channel's
339 * TCHAN_THRD_ID register is cleared.
340 * If the dst_thread is mapped to UDMA rchan, the corresponding channel's
341 * RCHAN_THRD_ID register is cleared.
342 */
343struct ti_sci_rm_psil_ops {
344 int (*pair)(const struct ti_sci_handle *handle, u32 nav_id,
345 u32 src_thread, u32 dst_thread);
346 int (*unpair)(const struct ti_sci_handle *handle, u32 nav_id,
347 u32 src_thread, u32 dst_thread);
348};
349
350/* UDMAP channel types */
351#define TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR 2
352#define TI_SCI_RM_UDMAP_CHAN_TYPE_PKT_PBRR_SB 3 /* RX only */
353#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_PBRR 10
354#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_PBVR 11
355#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_BCOPY_PBRR 12
356#define TI_SCI_RM_UDMAP_CHAN_TYPE_3RDP_BCOPY_PBVR 13
357
358/* UDMAP channel atypes */
359#define TI_SCI_RM_UDMAP_ATYPE_PHYS 0
360#define TI_SCI_RM_UDMAP_ATYPE_INTERMEDIATE 1
361#define TI_SCI_RM_UDMAP_ATYPE_VIRTUAL 2
362
363/* UDMAP channel scheduling priorities */
364#define TI_SCI_RM_UDMAP_SCHED_PRIOR_HIGH 0
365#define TI_SCI_RM_UDMAP_SCHED_PRIOR_MEDHIGH 1
366#define TI_SCI_RM_UDMAP_SCHED_PRIOR_MEDLOW 2
367#define TI_SCI_RM_UDMAP_SCHED_PRIOR_LOW 3
368
369#define TI_SCI_RM_UDMAP_RX_FLOW_DESC_HOST 0
370#define TI_SCI_RM_UDMAP_RX_FLOW_DESC_MONO 2
371
372/* UDMAP TX/RX channel valid_params common declarations */
373#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_PAUSE_ON_ERR_VALID BIT(0)
374#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_ATYPE_VALID BIT(1)
375#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_CHAN_TYPE_VALID BIT(2)
376#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_FETCH_SIZE_VALID BIT(3)
377#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_CQ_QNUM_VALID BIT(4)
378#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_PRIORITY_VALID BIT(5)
379#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_QOS_VALID BIT(6)
380#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_ORDER_ID_VALID BIT(7)
381#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_SCHED_PRIORITY_VALID BIT(8)
382
383/**
384 * Configures a Navigator Subsystem UDMAP transmit channel
385 *
386 * Configures a Navigator Subsystem UDMAP transmit channel registers.
387 * See @ti_sci_msg_rm_udmap_tx_ch_cfg_req
388 */
389struct ti_sci_msg_rm_udmap_tx_ch_cfg {
390 u32 valid_params;
391#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_EINFO_VALID BIT(9)
392#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FILT_PSWORDS_VALID BIT(10)
393#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_SUPR_TDPKT_VALID BIT(11)
394#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_CREDIT_COUNT_VALID BIT(12)
395#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_TX_FDEPTH_VALID BIT(13)
396 u16 nav_id;
397 u16 index;
398 u8 tx_pause_on_err;
399 u8 tx_filt_einfo;
400 u8 tx_filt_pswords;
401 u8 tx_atype;
402 u8 tx_chan_type;
403 u8 tx_supr_tdpkt;
404 u16 tx_fetch_size;
405 u8 tx_credit_count;
406 u16 txcq_qnum;
407 u8 tx_priority;
408 u8 tx_qos;
409 u8 tx_orderid;
410 u16 fdepth;
411 u8 tx_sched_priority;
412};
413
414/**
415 * Configures a Navigator Subsystem UDMAP receive channel
416 *
417 * Configures a Navigator Subsystem UDMAP receive channel registers.
418 * See @ti_sci_msg_rm_udmap_rx_ch_cfg_req
419 */
420struct ti_sci_msg_rm_udmap_rx_ch_cfg {
421 u32 valid_params;
422#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_START_VALID BIT(9)
423#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_FLOWID_CNT_VALID BIT(10)
424#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_SHORT_VALID BIT(11)
425#define TI_SCI_MSG_VALUE_RM_UDMAP_CH_RX_IGNORE_LONG_VALID BIT(12)
426 u16 nav_id;
427 u16 index;
428 u16 rx_fetch_size;
429 u16 rxcq_qnum;
430 u8 rx_priority;
431 u8 rx_qos;
432 u8 rx_orderid;
433 u8 rx_sched_priority;
434 u16 flowid_start;
435 u16 flowid_cnt;
436 u8 rx_pause_on_err;
437 u8 rx_atype;
438 u8 rx_chan_type;
439 u8 rx_ignore_short;
440 u8 rx_ignore_long;
441};
442
443/**
444 * Configures a Navigator Subsystem UDMAP receive flow
445 *
446 * Configures a Navigator Subsystem UDMAP receive flow's registers.
447 * See @tis_ci_msg_rm_udmap_flow_cfg_req
448 */
449struct ti_sci_msg_rm_udmap_flow_cfg {
450 u32 valid_params;
451#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_EINFO_PRESENT_VALID BIT(0)
452#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_PSINFO_PRESENT_VALID BIT(1)
453#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_ERROR_HANDLING_VALID BIT(2)
454#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DESC_TYPE_VALID BIT(3)
455#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SOP_OFFSET_VALID BIT(4)
456#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_QNUM_VALID BIT(5)
457#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_VALID BIT(6)
458#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_VALID BIT(7)
459#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_VALID BIT(8)
460#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_VALID BIT(9)
461#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_HI_SEL_VALID BIT(10)
462#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_SRC_TAG_LO_SEL_VALID BIT(11)
463#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_HI_SEL_VALID BIT(12)
464#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_DEST_TAG_LO_SEL_VALID BIT(13)
465#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ0_SZ0_QNUM_VALID BIT(14)
466#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ1_QNUM_VALID BIT(15)
467#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ2_QNUM_VALID BIT(16)
468#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_FDQ3_QNUM_VALID BIT(17)
469#define TI_SCI_MSG_VALUE_RM_UDMAP_FLOW_PS_LOCATION_VALID BIT(18)
470 u16 nav_id;
471 u16 flow_index;
472 u8 rx_einfo_present;
473 u8 rx_psinfo_present;
474 u8 rx_error_handling;
475 u8 rx_desc_type;
476 u16 rx_sop_offset;
477 u16 rx_dest_qnum;
478 u8 rx_src_tag_hi;
479 u8 rx_src_tag_lo;
480 u8 rx_dest_tag_hi;
481 u8 rx_dest_tag_lo;
482 u8 rx_src_tag_hi_sel;
483 u8 rx_src_tag_lo_sel;
484 u8 rx_dest_tag_hi_sel;
485 u8 rx_dest_tag_lo_sel;
486 u16 rx_fdq0_sz0_qnum;
487 u16 rx_fdq1_qnum;
488 u16 rx_fdq2_qnum;
489 u16 rx_fdq3_qnum;
490 u8 rx_ps_location;
491};
492
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530493/**
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530494 * struct ti_sci_rm_udmap_ops - UDMA Management operations
495 * @tx_ch_cfg: configure SoC Navigator Subsystem UDMA transmit channel.
496 * @rx_ch_cfg: configure SoC Navigator Subsystem UDMA receive channel.
497 * @rx_flow_cfg: configure SoC Navigator Subsystem UDMA receive flow.
498 */
499struct ti_sci_rm_udmap_ops {
500 int (*tx_ch_cfg)(const struct ti_sci_handle *handle,
501 const struct ti_sci_msg_rm_udmap_tx_ch_cfg *params);
502 int (*rx_ch_cfg)(const struct ti_sci_handle *handle,
503 const struct ti_sci_msg_rm_udmap_rx_ch_cfg *params);
504 int (*rx_flow_cfg)(
505 const struct ti_sci_handle *handle,
506 const struct ti_sci_msg_rm_udmap_flow_cfg *params);
507};
508
509/**
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530510 * struct ti_sci_ops - Function support for TI SCI
511 * @board_ops: Miscellaneous operations
Andreas Dannenberg24a4d5e2018-08-27 15:57:34 +0530512 * @dev_ops: Device specific operations
Lokesh Vutlad10c80c2018-08-27 15:57:35 +0530513 * @clk_ops: Clock specific operations
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530514 * @core_ops: Core specific operations
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530515 * @proc_ops: Processor specific operations
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530516 * @ring_ops: Ring Accelerator Management operations
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530517 */
518struct ti_sci_ops {
519 struct ti_sci_board_ops board_ops;
Andreas Dannenberg24a4d5e2018-08-27 15:57:34 +0530520 struct ti_sci_dev_ops dev_ops;
Lokesh Vutlad10c80c2018-08-27 15:57:35 +0530521 struct ti_sci_clk_ops clk_ops;
Andreas Dannenberg5bd08372018-08-27 15:57:36 +0530522 struct ti_sci_core_ops core_ops;
Lokesh Vutlab8856af2018-08-27 15:57:37 +0530523 struct ti_sci_proc_ops proc_ops;
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530524 struct ti_sci_rm_core_ops rm_core_ops;
525 struct ti_sci_rm_ringacc_ops rm_ring_ops;
526 struct ti_sci_rm_psil_ops rm_psil_ops;
527 struct ti_sci_rm_udmap_ops rm_udmap_ops;
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530528};
529
530/**
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530531 * struct ti_sci_handle - Handle returned to TI SCI clients for usage.
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530532 * @ops: operations that are made available to TI SCI clients
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530533 * @version: structure containing version information
534 */
535struct ti_sci_handle {
Andreas Dannenberg5299c4c2018-08-27 15:57:33 +0530536 struct ti_sci_ops ops;
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530537 struct ti_sci_version_info version;
538};
539
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530540#define TI_SCI_RESOURCE_NULL 0xffff
541
542/**
543 * struct ti_sci_resource_desc - Description of TI SCI resource instance range.
544 * @start: Start index of the resource.
545 * @num: Number of resources.
546 * @res_map: Bitmap to manage the allocation of these resources.
547 */
548struct ti_sci_resource_desc {
549 u16 start;
550 u16 num;
551 unsigned long *res_map;
552};
553
554/**
555 * struct ti_sci_resource - Structure representing a resource assigned
556 * to a device.
557 * @sets: Number of sets available from this resource type
558 * @desc: Array of resource descriptors.
559 */
560struct ti_sci_resource {
561 u16 sets;
562 struct ti_sci_resource_desc *desc;
563};
564
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530565#if IS_ENABLED(CONFIG_TI_SCI_PROTOCOL)
566
567const struct ti_sci_handle *ti_sci_get_handle_from_sysfw(struct udevice *dev);
568const struct ti_sci_handle *ti_sci_get_handle(struct udevice *dev);
569const struct ti_sci_handle *ti_sci_get_by_phandle(struct udevice *dev,
570 const char *property);
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530571u16 ti_sci_get_free_resource(struct ti_sci_resource *res);
572void ti_sci_release_resource(struct ti_sci_resource *res, u16 id);
573struct ti_sci_resource *
574devm_ti_sci_get_of_resource(const struct ti_sci_handle *handle,
575 struct udevice *dev, u32 dev_id, char *of_prop);
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530576
577#else /* CONFIG_TI_SCI_PROTOCOL */
578
579static inline
580const struct ti_sci_handle *ti_sci_get_handle_from_sysfw(struct udevice *dev)
581{
582 return ERR_PTR(-EINVAL);
583}
584
585static inline const struct ti_sci_handle *ti_sci_get_handle(struct udevice *dev)
586{
587 return ERR_PTR(-EINVAL);
588}
589
590static inline
591const struct ti_sci_handle *ti_sci_get_by_phandle(struct udevice *dev,
592 const char *property)
593{
594 return ERR_PTR(-EINVAL);
595}
Grygorii Strashkod64c5b22019-02-05 17:31:21 +0530596
597static inline u16 ti_sci_get_free_resource(struct ti_sci_resource *res)
598{
599 return TI_SCI_RESOURCE_NULL;
600}
601
602static inline void ti_sci_release_resource(struct ti_sci_resource *res, u16 id)
603{
604}
605
606static inline struct ti_sci_resource *
607devm_ti_sci_get_of_resource(const struct ti_sci_handle *handle,
608 struct udevice *dev, u32 dev_id, char *of_prop)
609{
610 return ERR_PTR(-EINVAL);
611}
Lokesh Vutla5af02db2018-08-27 15:57:32 +0530612#endif /* CONFIG_TI_SCI_PROTOCOL */
613
614#endif /* __TISCI_PROTOCOL_H */