blob: d32e33465f59cffb7b91603e33bd791e06684d1d [file] [log] [blame]
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +08001#include <common.h>
2#include <asm/io.h>
3#include <asm/arch/cpu.h>
4#include <asm/arch/clock.h>
Jernej Skrabec55a30a22021-01-11 21:11:38 +01005#include <asm/arch/prcm.h>
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +08006
7#ifdef CONFIG_SPL_BUILD
8void clock_init_safe(void)
9{
10 struct sunxi_ccm_reg *const ccm =
11 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Jernej Skrabece04cd492022-01-30 15:27:13 +010012 struct sunxi_prcm_reg *const prcm =
13 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
Jernej Skrabec70bdefa2021-02-01 18:25:57 +010014
Jernej Skrabec59221142022-01-30 15:27:14 +010015 if (IS_ENABLED(CONFIG_MACH_SUN50I_H616)) {
16 /* this seems to enable PLLs on H616 */
Jernej Skrabece04cd492022-01-30 15:27:13 +010017 setbits_le32(&prcm->sys_pwroff_gating, 0x10);
Jernej Skrabec59221142022-01-30 15:27:14 +010018 setbits_le32(&prcm->res_cal_ctrl, 2);
19 }
20
Andre Przywara068962b2022-10-05 17:54:19 +010021 if (IS_ENABLED(CONFIG_MACH_SUN50I_H616) ||
22 IS_ENABLED(CONFIG_MACH_SUN50I_H6)) {
23 clrbits_le32(&prcm->res_cal_ctrl, 1);
24 setbits_le32(&prcm->res_cal_ctrl, 1);
25 }
Jernej Skrabec70bdefa2021-02-01 18:25:57 +010026
Jernej Skrabec964a86f2022-01-30 15:27:15 +010027 if (IS_ENABLED(CONFIG_MACH_SUN50I_H6)) {
28 /* set key field for ldo enable */
29 setbits_le32(&prcm->pll_ldo_cfg, 0xA7000000);
30 /* set PLL VDD LDO output to 1.14 V */
31 setbits_le32(&prcm->pll_ldo_cfg, 0x60000);
32 }
33
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +080034 clock_set_pll1(408000000);
35
36 writel(CCM_PLL6_DEFAULT, &ccm->pll6_cfg);
37 while (!(readl(&ccm->pll6_cfg) & CCM_PLL6_LOCK))
38 ;
39
40 clrsetbits_le32(&ccm->cpu_axi_cfg, CCM_CPU_AXI_APB_MASK | CCM_CPU_AXI_AXI_MASK,
41 CCM_CPU_AXI_DEFAULT_FACTORS);
42
43 writel(CCM_PSI_AHB1_AHB2_DEFAULT, &ccm->psi_ahb1_ahb2_cfg);
44 writel(CCM_AHB3_DEFAULT, &ccm->ahb3_cfg);
45 writel(CCM_APB1_DEFAULT, &ccm->apb1_cfg);
46
47 /*
48 * The mux and factor are set, but the clock will be enabled in
49 * DRAM initialization code.
50 */
51 writel(MBUS_CLK_SRC_PLL6X2 | MBUS_CLK_M(3), &ccm->mbus_cfg);
52}
53#endif
54
55void clock_init_uart(void)
56{
57 struct sunxi_ccm_reg *const ccm =
58 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
59
60 /* uart clock source is apb2 */
61 writel(APB2_CLK_SRC_OSC24M|
62 APB2_CLK_RATE_N_1|
63 APB2_CLK_RATE_M(1),
64 &ccm->apb2_cfg);
65
66 /* open the clock for uart */
67 setbits_le32(&ccm->uart_gate_reset,
68 1 << (CONFIG_CONS_INDEX - 1));
69
70 /* deassert uart reset */
71 setbits_le32(&ccm->uart_gate_reset,
72 1 << (RESET_SHIFT + CONFIG_CONS_INDEX - 1));
73}
74
75#ifdef CONFIG_SPL_BUILD
76void clock_set_pll1(unsigned int clk)
77{
78 struct sunxi_ccm_reg * const ccm =
79 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
80 u32 val;
81
82 /* Do not support clocks < 288MHz as they need factor P */
83 if (clk < 288000000) clk = 288000000;
84
85 /* Switch to 24MHz clock while changing PLL1 */
86 val = readl(&ccm->cpu_axi_cfg);
87 val &= ~CCM_CPU_AXI_MUX_MASK;
88 val |= CCM_CPU_AXI_MUX_OSC24M;
89 writel(val, &ccm->cpu_axi_cfg);
90
91 /* clk = 24*n/p, p is ignored if clock is >288MHz */
Andre Przywara1b946cd2022-12-02 20:30:40 +000092 val = CCM_PLL1_CTRL_EN | CCM_PLL1_LOCK_EN | CCM_PLL1_CLOCK_TIME_2;
93 val |= CCM_PLL1_CTRL_N(clk / 24000000);
94 if (IS_ENABLED(CONFIG_MACH_SUN50I_H616))
95 val |= CCM_PLL1_OUT_EN;
96 if (IS_ENABLED(CONFIG_SUNXI_GEN_NCAT2))
97 val |= CCM_PLL1_OUT_EN | CCM_PLL1_LDO_EN;
98 writel(val, &ccm->pll1_cfg);
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +080099 while (!(readl(&ccm->pll1_cfg) & CCM_PLL1_LOCK)) {}
100
101 /* Switch CPU to PLL1 */
102 val = readl(&ccm->cpu_axi_cfg);
103 val &= ~CCM_CPU_AXI_MUX_MASK;
104 val |= CCM_CPU_AXI_MUX_PLL_CPUX;
105 writel(val, &ccm->cpu_axi_cfg);
106}
107#endif
108
109unsigned int clock_get_pll6(void)
110{
111 struct sunxi_ccm_reg *const ccm =
112 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Jernej Skrabec8b2239c2021-01-11 21:11:40 +0100113 int m = IS_ENABLED(CONFIG_MACH_SUN50I_H6) ? 4 : 2;
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +0800114
115 uint32_t rval = readl(&ccm->pll6_cfg);
Andre Przywara0f7c8bc2021-05-05 13:53:05 +0100116 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1;
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +0800117 int div1 = ((rval & CCM_PLL6_CTRL_DIV1_MASK) >>
118 CCM_PLL6_CTRL_DIV1_SHIFT) + 1;
119 int div2 = ((rval & CCM_PLL6_CTRL_DIV2_MASK) >>
120 CCM_PLL6_CTRL_DIV2_SHIFT) + 1;
Jernej Skrabec8b2239c2021-01-11 21:11:40 +0100121 /* The register defines PLL6-2X or PLL6-4X, not plain PLL6 */
122 return 24000000 / m * n / div1 / div2;
Icenowy Zhengd1fa87d2018-07-21 16:20:26 +0800123}
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100124
125int clock_twi_onoff(int port, int state)
126{
127 struct sunxi_ccm_reg *const ccm =
128 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
129 struct sunxi_prcm_reg *const prcm =
130 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
131 u32 value, *ptr;
132 int shift;
133
134 value = BIT(GATE_SHIFT) | BIT (RESET_SHIFT);
135
136 if (port == 5) {
137 shift = 0;
138 ptr = &prcm->twi_gate_reset;
139 } else {
140 shift = port;
141 ptr = &ccm->twi_gate_reset;
142 }
143
144 /* set the apb clock gate and reset for twi */
145 if (state)
146 setbits_le32(ptr, value << shift);
147 else
148 clrbits_le32(ptr, value << shift);
149
150 return 0;
151}