blob: c5cb657afb4570c4111ff11c8c96b9f3e3071275 [file] [log] [blame]
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +09001/*
2 * Configuation settings for the Renesas Solutions r0p7734 board
3 *
4 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +09007 */
8
9#ifndef __R0P7734_H
10#define __R0P7734_H
11
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090012#define CONFIG_CPU_SH7734 1
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090013#define CONFIG_400MHZ_MODE 1
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090014
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020015#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090016#undef CONFIG_SHOW_BOOT_PROGRESS
17
18/* Ether */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090019#define CONFIG_SH_ETHER_USE_PORT (0)
20#define CONFIG_SH_ETHER_PHY_ADDR (0x0)
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090021#define CONFIG_PHY_SMSC 1
22#define CONFIG_BITBANGMII
23#define CONFIG_BITBANGMII_MULTI
Nobuhiro Iwamatsu32f900e2012-05-16 10:23:21 +090024#define CONFIG_SH_ETHER_SH7734_MII (0x00) /* MII */
25#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090026
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090027/* undef to save memory */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090028/* List of legal baudrate settings for this board */
29#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
30
31/* SCIF */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090032#define CONFIG_SCIF 1
33#define CONFIG_CONS_SCIF3 1
34
35/* Suppress display of console information at boot */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090036
37/* SDRAM */
38#define CONFIG_SYS_SDRAM_BASE (0x88000000)
39#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
40#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
41
42#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
43#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 100 * 1024 * 1024)
44/* Enable alternate, more extensive, memory test */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090045/* Scratch address used by the alternate memory test */
46#undef CONFIG_SYS_MEMTEST_SCRATCH
47
48/* Enable temporary baudrate change while serial download */
49#undef CONFIG_SYS_LOADS_BAUD_CHANGE
50
51/* FLASH */
52#define CONFIG_FLASH_CFI_DRIVER 1
53#define CONFIG_SYS_FLASH_CFI
54#undef CONFIG_SYS_FLASH_QUIET_TEST
55#define CONFIG_SYS_FLASH_EMPTY_INFO
56#define CONFIG_SYS_FLASH_BASE (0xA0000000)
57#define CONFIG_SYS_MAX_FLASH_SECT 512
58
59/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
60#define CONFIG_SYS_MAX_FLASH_BANKS 1
61#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
62
63/* Timeout for Flash erase operations (in ms) */
64#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
65/* Timeout for Flash write operations (in ms) */
66#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
67/* Timeout for Flash set sector lock bit operations (in ms) */
68#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
69/* Timeout for Flash clear lock bit operations (in ms) */
70#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
71
72/*
73 * Use hardware flash sectors protection instead
74 * of U-Boot software protection
75 */
76#undef CONFIG_SYS_FLASH_PROTECTION
77#undef CONFIG_SYS_DIRECT_FLASH_TFTP
78
79/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
80#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
81/* Monitor size */
82#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
83/* Size of DRAM reserved for malloc() use */
84#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090085#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
86
87/* ENV setting */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090088#define CONFIG_ENV_OVERWRITE 1
89#define CONFIG_ENV_SECT_SIZE (128 * 1024)
90#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
91#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
92/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
93#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
94#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
95
96/* Board Clock */
97#if defined(CONFIG_400MHZ_MODE)
98#define CONFIG_SYS_CLK_FREQ 50000000
99#else
100#define CONFIG_SYS_CLK_FREQ 44444444
101#endif
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +0900102#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
103#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900104#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900105
106#endif /* __R0P7734_H */