blob: 8c761d8da3b9b69e24c9946bc67ef38ad62fc85b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Andreas Heppel <aheppel@sysgo.de>
5 *
6 * (C) Copyright 2002
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenkc6097192002-11-03 00:24:07 +00008 */
9
10#ifndef _PCI_H
11#define _PCI_H
12
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +080013#define PCI_CFG_SPACE_SIZE 256
14#define PCI_CFG_SPACE_EXP_SIZE 4096
15
wdenkc6097192002-11-03 00:24:07 +000016/*
17 * Under PCI, each device has 256 bytes of configuration address space,
18 * of which the first 64 bytes are standardized as follows:
19 */
Bin Menga7366f02018-08-03 01:14:52 -070020#define PCI_STD_HEADER_SIZEOF 64
wdenkc6097192002-11-03 00:24:07 +000021#define PCI_VENDOR_ID 0x00 /* 16 bits */
22#define PCI_DEVICE_ID 0x02 /* 16 bits */
23#define PCI_COMMAND 0x04 /* 16 bits */
24#define PCI_COMMAND_IO 0x1 /* Enable response in I/O space */
25#define PCI_COMMAND_MEMORY 0x2 /* Enable response in Memory space */
26#define PCI_COMMAND_MASTER 0x4 /* Enable bus mastering */
27#define PCI_COMMAND_SPECIAL 0x8 /* Enable response to special cycles */
28#define PCI_COMMAND_INVALIDATE 0x10 /* Use memory write and invalidate */
29#define PCI_COMMAND_VGA_PALETTE 0x20 /* Enable palette snooping */
30#define PCI_COMMAND_PARITY 0x40 /* Enable parity checking */
31#define PCI_COMMAND_WAIT 0x80 /* Enable address/data stepping */
32#define PCI_COMMAND_SERR 0x100 /* Enable SERR */
33#define PCI_COMMAND_FAST_BACK 0x200 /* Enable back-to-back writes */
34
35#define PCI_STATUS 0x06 /* 16 bits */
36#define PCI_STATUS_CAP_LIST 0x10 /* Support Capability List */
37#define PCI_STATUS_66MHZ 0x20 /* Support 66 Mhz PCI 2.1 bus */
38#define PCI_STATUS_UDF 0x40 /* Support User Definable Features [obsolete] */
39#define PCI_STATUS_FAST_BACK 0x80 /* Accept fast-back to back */
40#define PCI_STATUS_PARITY 0x100 /* Detected parity error */
41#define PCI_STATUS_DEVSEL_MASK 0x600 /* DEVSEL timing */
42#define PCI_STATUS_DEVSEL_FAST 0x000
43#define PCI_STATUS_DEVSEL_MEDIUM 0x200
44#define PCI_STATUS_DEVSEL_SLOW 0x400
45#define PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
46#define PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
47#define PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
48#define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
49#define PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
50
51#define PCI_CLASS_REVISION 0x08 /* High 24 bits are class, low 8
52 revision */
53#define PCI_REVISION_ID 0x08 /* Revision ID */
54#define PCI_CLASS_PROG 0x09 /* Reg. Level Programming Interface */
55#define PCI_CLASS_DEVICE 0x0a /* Device class */
56#define PCI_CLASS_CODE 0x0b /* Device class code */
Bill Richardsoneece4322012-10-20 11:44:34 +000057#define PCI_CLASS_CODE_TOO_OLD 0x00
58#define PCI_CLASS_CODE_STORAGE 0x01
59#define PCI_CLASS_CODE_NETWORK 0x02
60#define PCI_CLASS_CODE_DISPLAY 0x03
61#define PCI_CLASS_CODE_MULTIMEDIA 0x04
62#define PCI_CLASS_CODE_MEMORY 0x05
63#define PCI_CLASS_CODE_BRIDGE 0x06
64#define PCI_CLASS_CODE_COMM 0x07
65#define PCI_CLASS_CODE_PERIPHERAL 0x08
66#define PCI_CLASS_CODE_INPUT 0x09
67#define PCI_CLASS_CODE_DOCKING 0x0A
68#define PCI_CLASS_CODE_PROCESSOR 0x0B
69#define PCI_CLASS_CODE_SERIAL 0x0C
70#define PCI_CLASS_CODE_WIRELESS 0x0D
71#define PCI_CLASS_CODE_I2O 0x0E
72#define PCI_CLASS_CODE_SATELLITE 0x0F
73#define PCI_CLASS_CODE_CRYPTO 0x10
74#define PCI_CLASS_CODE_DATA 0x11
75/* Base Class 0x12 - 0xFE is reserved */
76#define PCI_CLASS_CODE_OTHER 0xFF
77
wdenkc6097192002-11-03 00:24:07 +000078#define PCI_CLASS_SUB_CODE 0x0a /* Device sub-class code */
Bill Richardsoneece4322012-10-20 11:44:34 +000079#define PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA 0x00
80#define PCI_CLASS_SUB_CODE_TOO_OLD_VGA 0x01
81#define PCI_CLASS_SUB_CODE_STORAGE_SCSI 0x00
82#define PCI_CLASS_SUB_CODE_STORAGE_IDE 0x01
83#define PCI_CLASS_SUB_CODE_STORAGE_FLOPPY 0x02
84#define PCI_CLASS_SUB_CODE_STORAGE_IPIBUS 0x03
85#define PCI_CLASS_SUB_CODE_STORAGE_RAID 0x04
86#define PCI_CLASS_SUB_CODE_STORAGE_ATA 0x05
87#define PCI_CLASS_SUB_CODE_STORAGE_SATA 0x06
88#define PCI_CLASS_SUB_CODE_STORAGE_SAS 0x07
89#define PCI_CLASS_SUB_CODE_STORAGE_OTHER 0x80
90#define PCI_CLASS_SUB_CODE_NETWORK_ETHERNET 0x00
91#define PCI_CLASS_SUB_CODE_NETWORK_TOKENRING 0x01
92#define PCI_CLASS_SUB_CODE_NETWORK_FDDI 0x02
93#define PCI_CLASS_SUB_CODE_NETWORK_ATM 0x03
94#define PCI_CLASS_SUB_CODE_NETWORK_ISDN 0x04
95#define PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP 0x05
96#define PCI_CLASS_SUB_CODE_NETWORK_PICMG 0x06
97#define PCI_CLASS_SUB_CODE_NETWORK_OTHER 0x80
98#define PCI_CLASS_SUB_CODE_DISPLAY_VGA 0x00
99#define PCI_CLASS_SUB_CODE_DISPLAY_XGA 0x01
100#define PCI_CLASS_SUB_CODE_DISPLAY_3D 0x02
101#define PCI_CLASS_SUB_CODE_DISPLAY_OTHER 0x80
102#define PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO 0x00
103#define PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO 0x01
104#define PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE 0x02
105#define PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER 0x80
106#define PCI_CLASS_SUB_CODE_MEMORY_RAM 0x00
107#define PCI_CLASS_SUB_CODE_MEMORY_FLASH 0x01
108#define PCI_CLASS_SUB_CODE_MEMORY_OTHER 0x80
109#define PCI_CLASS_SUB_CODE_BRIDGE_HOST 0x00
110#define PCI_CLASS_SUB_CODE_BRIDGE_ISA 0x01
111#define PCI_CLASS_SUB_CODE_BRIDGE_EISA 0x02
112#define PCI_CLASS_SUB_CODE_BRIDGE_MCA 0x03
113#define PCI_CLASS_SUB_CODE_BRIDGE_PCI 0x04
114#define PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA 0x05
115#define PCI_CLASS_SUB_CODE_BRIDGE_NUBUS 0x06
116#define PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS 0x07
117#define PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY 0x08
118#define PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI 0x09
119#define PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND 0x0A
120#define PCI_CLASS_SUB_CODE_BRIDGE_OTHER 0x80
121#define PCI_CLASS_SUB_CODE_COMM_SERIAL 0x00
122#define PCI_CLASS_SUB_CODE_COMM_PARALLEL 0x01
123#define PCI_CLASS_SUB_CODE_COMM_MULTIPORT 0x02
124#define PCI_CLASS_SUB_CODE_COMM_MODEM 0x03
125#define PCI_CLASS_SUB_CODE_COMM_GPIB 0x04
126#define PCI_CLASS_SUB_CODE_COMM_SMARTCARD 0x05
127#define PCI_CLASS_SUB_CODE_COMM_OTHER 0x80
128#define PCI_CLASS_SUB_CODE_PERIPHERAL_PIC 0x00
129#define PCI_CLASS_SUB_CODE_PERIPHERAL_DMA 0x01
130#define PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER 0x02
131#define PCI_CLASS_SUB_CODE_PERIPHERAL_RTC 0x03
132#define PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG 0x04
133#define PCI_CLASS_SUB_CODE_PERIPHERAL_SD 0x05
134#define PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER 0x80
135#define PCI_CLASS_SUB_CODE_INPUT_KEYBOARD 0x00
136#define PCI_CLASS_SUB_CODE_INPUT_DIGITIZER 0x01
137#define PCI_CLASS_SUB_CODE_INPUT_MOUSE 0x02
138#define PCI_CLASS_SUB_CODE_INPUT_SCANNER 0x03
139#define PCI_CLASS_SUB_CODE_INPUT_GAMEPORT 0x04
140#define PCI_CLASS_SUB_CODE_INPUT_OTHER 0x80
141#define PCI_CLASS_SUB_CODE_DOCKING_GENERIC 0x00
142#define PCI_CLASS_SUB_CODE_DOCKING_OTHER 0x80
143#define PCI_CLASS_SUB_CODE_PROCESSOR_386 0x00
144#define PCI_CLASS_SUB_CODE_PROCESSOR_486 0x01
145#define PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM 0x02
146#define PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA 0x10
147#define PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC 0x20
148#define PCI_CLASS_SUB_CODE_PROCESSOR_MIPS 0x30
149#define PCI_CLASS_SUB_CODE_PROCESSOR_COPROC 0x40
150#define PCI_CLASS_SUB_CODE_SERIAL_1394 0x00
151#define PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS 0x01
152#define PCI_CLASS_SUB_CODE_SERIAL_SSA 0x02
153#define PCI_CLASS_SUB_CODE_SERIAL_USB 0x03
154#define PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN 0x04
155#define PCI_CLASS_SUB_CODE_SERIAL_SMBUS 0x05
156#define PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND 0x06
157#define PCI_CLASS_SUB_CODE_SERIAL_IPMI 0x07
158#define PCI_CLASS_SUB_CODE_SERIAL_SERCOS 0x08
159#define PCI_CLASS_SUB_CODE_SERIAL_CANBUS 0x09
160#define PCI_CLASS_SUB_CODE_WIRELESS_IRDA 0x00
161#define PCI_CLASS_SUB_CODE_WIRELESS_IR 0x01
162#define PCI_CLASS_SUB_CODE_WIRELESS_RF 0x10
163#define PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH 0x11
164#define PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND 0x12
165#define PCI_CLASS_SUB_CODE_WIRELESS_80211A 0x20
166#define PCI_CLASS_SUB_CODE_WIRELESS_80211B 0x21
167#define PCI_CLASS_SUB_CODE_WIRELESS_OTHER 0x80
168#define PCI_CLASS_SUB_CODE_I2O_V1_0 0x00
169#define PCI_CLASS_SUB_CODE_SATELLITE_TV 0x01
170#define PCI_CLASS_SUB_CODE_SATELLITE_AUDIO 0x02
171#define PCI_CLASS_SUB_CODE_SATELLITE_VOICE 0x03
172#define PCI_CLASS_SUB_CODE_SATELLITE_DATA 0x04
173#define PCI_CLASS_SUB_CODE_CRYPTO_NETWORK 0x00
174#define PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
175#define PCI_CLASS_SUB_CODE_CRYPTO_OTHER 0x80
176#define PCI_CLASS_SUB_CODE_DATA_DPIO 0x00
177#define PCI_CLASS_SUB_CODE_DATA_PERFCNTR 0x01
178#define PCI_CLASS_SUB_CODE_DATA_COMMSYNC 0x10
179#define PCI_CLASS_SUB_CODE_DATA_MGMT 0x20
180#define PCI_CLASS_SUB_CODE_DATA_OTHER 0x80
wdenkc6097192002-11-03 00:24:07 +0000181
182#define PCI_CACHE_LINE_SIZE 0x0c /* 8 bits */
183#define PCI_LATENCY_TIMER 0x0d /* 8 bits */
184#define PCI_HEADER_TYPE 0x0e /* 8 bits */
185#define PCI_HEADER_TYPE_NORMAL 0
186#define PCI_HEADER_TYPE_BRIDGE 1
187#define PCI_HEADER_TYPE_CARDBUS 2
188
189#define PCI_BIST 0x0f /* 8 bits */
190#define PCI_BIST_CODE_MASK 0x0f /* Return result */
191#define PCI_BIST_START 0x40 /* 1 to start BIST, 2 secs or less */
192#define PCI_BIST_CAPABLE 0x80 /* 1 if BIST capable */
193
194/*
195 * Base addresses specify locations in memory or I/O space.
196 * Decoded size can be determined by writing a value of
197 * 0xffffffff to the register, and reading it back. Only
198 * 1 bits are decoded.
199 */
200#define PCI_BASE_ADDRESS_0 0x10 /* 32 bits */
201#define PCI_BASE_ADDRESS_1 0x14 /* 32 bits [htype 0,1 only] */
202#define PCI_BASE_ADDRESS_2 0x18 /* 32 bits [htype 0 only] */
203#define PCI_BASE_ADDRESS_3 0x1c /* 32 bits */
204#define PCI_BASE_ADDRESS_4 0x20 /* 32 bits */
205#define PCI_BASE_ADDRESS_5 0x24 /* 32 bits */
206#define PCI_BASE_ADDRESS_SPACE 0x01 /* 0 = memory, 1 = I/O */
207#define PCI_BASE_ADDRESS_SPACE_IO 0x01
208#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
209#define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
210#define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 /* 32 bit address */
211#define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 /* Below 1M [obsolete] */
212#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 /* 64 bit address */
213#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 /* prefetchable? */
Kumar Galaad714f52008-10-21 08:36:08 -0500214#define PCI_BASE_ADDRESS_MEM_MASK (~0x0fULL)
215#define PCI_BASE_ADDRESS_IO_MASK (~0x03ULL)
wdenkc6097192002-11-03 00:24:07 +0000216/* bit 1 is reserved if address_space = 1 */
217
Simon Glass130d7ff2019-09-25 08:56:06 -0600218/* Convert a regsister address (e.g. PCI_BASE_ADDRESS_1) to a bar # (e.g. 1) */
219#define pci_offset_to_barnum(offset) \
220 (((offset) - PCI_BASE_ADDRESS_0) / sizeof(u32))
221
wdenkc6097192002-11-03 00:24:07 +0000222/* Header type 0 (normal devices) */
223#define PCI_CARDBUS_CIS 0x28
224#define PCI_SUBSYSTEM_VENDOR_ID 0x2c
225#define PCI_SUBSYSTEM_ID 0x2e
226#define PCI_ROM_ADDRESS 0x30 /* Bits 31..11 are address, 10..1 reserved */
227#define PCI_ROM_ADDRESS_ENABLE 0x01
Kumar Galaad714f52008-10-21 08:36:08 -0500228#define PCI_ROM_ADDRESS_MASK (~0x7ffULL)
wdenkc6097192002-11-03 00:24:07 +0000229
230#define PCI_CAPABILITY_LIST 0x34 /* Offset of first capability list entry */
231
232/* 0x35-0x3b are reserved */
233#define PCI_INTERRUPT_LINE 0x3c /* 8 bits */
234#define PCI_INTERRUPT_PIN 0x3d /* 8 bits */
235#define PCI_MIN_GNT 0x3e /* 8 bits */
236#define PCI_MAX_LAT 0x3f /* 8 bits */
237
Simon Glass84f57332015-07-27 15:47:17 -0600238#define PCI_INTERRUPT_LINE_DISABLE 0xff
239
wdenkc6097192002-11-03 00:24:07 +0000240/* Header type 1 (PCI-to-PCI bridges) */
241#define PCI_PRIMARY_BUS 0x18 /* Primary bus number */
242#define PCI_SECONDARY_BUS 0x19 /* Secondary bus number */
243#define PCI_SUBORDINATE_BUS 0x1a /* Highest bus number behind the bridge */
244#define PCI_SEC_LATENCY_TIMER 0x1b /* Latency timer for secondary interface */
245#define PCI_IO_BASE 0x1c /* I/O range behind the bridge */
246#define PCI_IO_LIMIT 0x1d
247#define PCI_IO_RANGE_TYPE_MASK 0x0f /* I/O bridging type */
248#define PCI_IO_RANGE_TYPE_16 0x00
249#define PCI_IO_RANGE_TYPE_32 0x01
250#define PCI_IO_RANGE_MASK ~0x0f
251#define PCI_SEC_STATUS 0x1e /* Secondary status register, only bit 14 used */
252#define PCI_MEMORY_BASE 0x20 /* Memory range behind */
253#define PCI_MEMORY_LIMIT 0x22
254#define PCI_MEMORY_RANGE_TYPE_MASK 0x0f
255#define PCI_MEMORY_RANGE_MASK ~0x0f
256#define PCI_PREF_MEMORY_BASE 0x24 /* Prefetchable memory range behind */
257#define PCI_PREF_MEMORY_LIMIT 0x26
258#define PCI_PREF_RANGE_TYPE_MASK 0x0f
259#define PCI_PREF_RANGE_TYPE_32 0x00
260#define PCI_PREF_RANGE_TYPE_64 0x01
261#define PCI_PREF_RANGE_MASK ~0x0f
262#define PCI_PREF_BASE_UPPER32 0x28 /* Upper half of prefetchable memory range */
263#define PCI_PREF_LIMIT_UPPER32 0x2c
264#define PCI_IO_BASE_UPPER16 0x30 /* Upper half of I/O addresses */
265#define PCI_IO_LIMIT_UPPER16 0x32
266/* 0x34 same as for htype 0 */
267/* 0x35-0x3b is reserved */
268#define PCI_ROM_ADDRESS1 0x38 /* Same as PCI_ROM_ADDRESS, but for htype 1 */
269/* 0x3c-0x3d are same as for htype 0 */
270#define PCI_BRIDGE_CONTROL 0x3e
271#define PCI_BRIDGE_CTL_PARITY 0x01 /* Enable parity detection on secondary interface */
272#define PCI_BRIDGE_CTL_SERR 0x02 /* The same for SERR forwarding */
273#define PCI_BRIDGE_CTL_NO_ISA 0x04 /* Disable bridging of ISA ports */
274#define PCI_BRIDGE_CTL_VGA 0x08 /* Forward VGA addresses */
275#define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 /* Report master aborts */
276#define PCI_BRIDGE_CTL_BUS_RESET 0x40 /* Secondary bus reset */
277#define PCI_BRIDGE_CTL_FAST_BACK 0x80 /* Fast Back2Back enabled on secondary interface */
278
279/* Header type 2 (CardBus bridges) */
280#define PCI_CB_CAPABILITY_LIST 0x14
281/* 0x15 reserved */
282#define PCI_CB_SEC_STATUS 0x16 /* Secondary status */
283#define PCI_CB_PRIMARY_BUS 0x18 /* PCI bus number */
284#define PCI_CB_CARD_BUS 0x19 /* CardBus bus number */
285#define PCI_CB_SUBORDINATE_BUS 0x1a /* Subordinate bus number */
286#define PCI_CB_LATENCY_TIMER 0x1b /* CardBus latency timer */
287#define PCI_CB_MEMORY_BASE_0 0x1c
288#define PCI_CB_MEMORY_LIMIT_0 0x20
289#define PCI_CB_MEMORY_BASE_1 0x24
290#define PCI_CB_MEMORY_LIMIT_1 0x28
291#define PCI_CB_IO_BASE_0 0x2c
292#define PCI_CB_IO_BASE_0_HI 0x2e
293#define PCI_CB_IO_LIMIT_0 0x30
294#define PCI_CB_IO_LIMIT_0_HI 0x32
295#define PCI_CB_IO_BASE_1 0x34
296#define PCI_CB_IO_BASE_1_HI 0x36
297#define PCI_CB_IO_LIMIT_1 0x38
298#define PCI_CB_IO_LIMIT_1_HI 0x3a
299#define PCI_CB_IO_RANGE_MASK ~0x03
300/* 0x3c-0x3d are same as for htype 0 */
301#define PCI_CB_BRIDGE_CONTROL 0x3e
302#define PCI_CB_BRIDGE_CTL_PARITY 0x01 /* Similar to standard bridge control register */
303#define PCI_CB_BRIDGE_CTL_SERR 0x02
304#define PCI_CB_BRIDGE_CTL_ISA 0x04
305#define PCI_CB_BRIDGE_CTL_VGA 0x08
306#define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
307#define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 /* CardBus reset */
308#define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 /* Enable interrupt for 16-bit cards */
309#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 /* Prefetch enable for both memory regions */
310#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
311#define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
312#define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
313#define PCI_CB_SUBSYSTEM_ID 0x42
314#define PCI_CB_LEGACY_MODE_BASE 0x44 /* 16-bit PC Card legacy mode base address (ExCa) */
315/* 0x48-0x7f reserved */
316
317/* Capability lists */
318
319#define PCI_CAP_LIST_ID 0 /* Capability ID */
320#define PCI_CAP_ID_PM 0x01 /* Power Management */
321#define PCI_CAP_ID_AGP 0x02 /* Accelerated Graphics Port */
322#define PCI_CAP_ID_VPD 0x03 /* Vital Product Data */
323#define PCI_CAP_ID_SLOTID 0x04 /* Slot Identification */
324#define PCI_CAP_ID_MSI 0x05 /* Message Signalled Interrupts */
325#define PCI_CAP_ID_CHSWP 0x06 /* CompactPCI HotSwap */
Bin Meng16541e82018-08-03 01:14:51 -0700326#define PCI_CAP_ID_PCIX 0x07 /* PCI-X */
327#define PCI_CAP_ID_HT 0x08 /* HyperTransport */
328#define PCI_CAP_ID_VNDR 0x09 /* Vendor-Specific */
329#define PCI_CAP_ID_DBG 0x0A /* Debug port */
330#define PCI_CAP_ID_CCRC 0x0B /* CompactPCI Central Resource Control */
331#define PCI_CAP_ID_SHPC 0x0C /* PCI Standard Hot-Plug Controller */
332#define PCI_CAP_ID_SSVID 0x0D /* Bridge subsystem vendor/device ID */
333#define PCI_CAP_ID_AGP3 0x0E /* AGP Target PCI-PCI bridge */
334#define PCI_CAP_ID_SECDEV 0x0F /* Secure Device */
335#define PCI_CAP_ID_EXP 0x10 /* PCI Express */
336#define PCI_CAP_ID_MSIX 0x11 /* MSI-X */
337#define PCI_CAP_ID_SATA 0x12 /* SATA Data/Index Conf. */
338#define PCI_CAP_ID_AF 0x13 /* PCI Advanced Features */
339#define PCI_CAP_ID_EA 0x14 /* PCI Enhanced Allocation */
340#define PCI_CAP_ID_MAX PCI_CAP_ID_EA
wdenkc6097192002-11-03 00:24:07 +0000341#define PCI_CAP_LIST_NEXT 1 /* Next capability in the list */
342#define PCI_CAP_FLAGS 2 /* Capability defined flags (16 bits) */
343#define PCI_CAP_SIZEOF 4
344
345/* Power Management Registers */
346
347#define PCI_PM_CAP_VER_MASK 0x0007 /* Version */
348#define PCI_PM_CAP_PME_CLOCK 0x0008 /* PME clock required */
349#define PCI_PM_CAP_AUX_POWER 0x0010 /* Auxilliary power support */
350#define PCI_PM_CAP_DSI 0x0020 /* Device specific initialization */
351#define PCI_PM_CAP_D1 0x0200 /* D1 power state support */
352#define PCI_PM_CAP_D2 0x0400 /* D2 power state support */
353#define PCI_PM_CAP_PME 0x0800 /* PME pin supported */
354#define PCI_PM_CTRL 4 /* PM control and status register */
355#define PCI_PM_CTRL_STATE_MASK 0x0003 /* Current power state (D0 to D3) */
356#define PCI_PM_CTRL_PME_ENABLE 0x0100 /* PME pin enable */
357#define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 /* Data select (??) */
358#define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 /* Data scale (??) */
359#define PCI_PM_CTRL_PME_STATUS 0x8000 /* PME pin status */
360#define PCI_PM_PPB_EXTENSIONS 6 /* PPB support extensions (??) */
361#define PCI_PM_PPB_B2_B3 0x40 /* Stop clock when in D3hot (??) */
362#define PCI_PM_BPCC_ENABLE 0x80 /* Bus power/clock control enable (??) */
363#define PCI_PM_DATA_REGISTER 7 /* (??) */
364#define PCI_PM_SIZEOF 8
365
366/* AGP registers */
367
368#define PCI_AGP_VERSION 2 /* BCD version number */
369#define PCI_AGP_RFU 3 /* Rest of capability flags */
370#define PCI_AGP_STATUS 4 /* Status register */
371#define PCI_AGP_STATUS_RQ_MASK 0xff000000 /* Maximum number of requests - 1 */
372#define PCI_AGP_STATUS_SBA 0x0200 /* Sideband addressing supported */
373#define PCI_AGP_STATUS_64BIT 0x0020 /* 64-bit addressing supported */
374#define PCI_AGP_STATUS_FW 0x0010 /* FW transfers supported */
375#define PCI_AGP_STATUS_RATE4 0x0004 /* 4x transfer rate supported */
376#define PCI_AGP_STATUS_RATE2 0x0002 /* 2x transfer rate supported */
377#define PCI_AGP_STATUS_RATE1 0x0001 /* 1x transfer rate supported */
378#define PCI_AGP_COMMAND 8 /* Control register */
379#define PCI_AGP_COMMAND_RQ_MASK 0xff000000 /* Master: Maximum number of requests */
380#define PCI_AGP_COMMAND_SBA 0x0200 /* Sideband addressing enabled */
381#define PCI_AGP_COMMAND_AGP 0x0100 /* Allow processing of AGP transactions */
382#define PCI_AGP_COMMAND_64BIT 0x0020 /* Allow processing of 64-bit addresses */
383#define PCI_AGP_COMMAND_FW 0x0010 /* Force FW transfers */
384#define PCI_AGP_COMMAND_RATE4 0x0004 /* Use 4x rate */
385#define PCI_AGP_COMMAND_RATE2 0x0002 /* Use 4x rate */
386#define PCI_AGP_COMMAND_RATE1 0x0001 /* Use 4x rate */
387#define PCI_AGP_SIZEOF 12
388
Matthew McClintock3fc12c52006-06-28 10:44:49 -0500389/* PCI-X registers */
390
391#define PCI_X_CMD_DPERR_E 0x0001 /* Data Parity Error Recovery Enable */
392#define PCI_X_CMD_ERO 0x0002 /* Enable Relaxed Ordering */
393#define PCI_X_CMD_MAX_READ 0x0000 /* Max Memory Read Byte Count */
394#define PCI_X_CMD_MAX_SPLIT 0x0030 /* Max Outstanding Split Transactions */
395#define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) /* Version */
396
397
wdenkc6097192002-11-03 00:24:07 +0000398/* Slot Identification */
399
400#define PCI_SID_ESR 2 /* Expansion Slot Register */
401#define PCI_SID_ESR_NSLOTS 0x1f /* Number of expansion slots available */
402#define PCI_SID_ESR_FIC 0x20 /* First In Chassis Flag */
403#define PCI_SID_CHASSIS_NR 3 /* Chassis Number */
404
405/* Message Signalled Interrupts registers */
406
407#define PCI_MSI_FLAGS 2 /* Various flags */
408#define PCI_MSI_FLAGS_64BIT 0x80 /* 64-bit addresses allowed */
409#define PCI_MSI_FLAGS_QSIZE 0x70 /* Message queue size configured */
410#define PCI_MSI_FLAGS_QMASK 0x0e /* Maximum queue size available */
411#define PCI_MSI_FLAGS_ENABLE 0x01 /* MSI feature enabled */
Ramon Fried8a8e86f2019-04-06 05:12:01 +0300412#define PCI_MSI_FLAGS_MASKBIT 0x0100 /* Per-vector masking capable */
wdenkc6097192002-11-03 00:24:07 +0000413#define PCI_MSI_RFU 3 /* Rest of capability flags */
414#define PCI_MSI_ADDRESS_LO 4 /* Lower 32 bits */
415#define PCI_MSI_ADDRESS_HI 8 /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
416#define PCI_MSI_DATA_32 8 /* 16 bits of data for 32-bit devices */
417#define PCI_MSI_DATA_64 12 /* 16 bits of data for 64-bit devices */
418
419#define PCI_MAX_PCI_DEVICES 32
420#define PCI_MAX_PCI_FUNCTIONS 8
421
Zhao Qiang5d39f742013-10-12 13:46:33 +0800422#define PCI_FIND_CAP_TTL 0x48
423#define CAP_START_POS 0x40
424
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +0800425/* Extended Capabilities (PCI-X 2.0 and Express) */
426#define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
427#define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
428#define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
429
430#define PCI_EXT_CAP_ID_ERR 0x01 /* Advanced Error Reporting */
431#define PCI_EXT_CAP_ID_VC 0x02 /* Virtual Channel Capability */
432#define PCI_EXT_CAP_ID_DSN 0x03 /* Device Serial Number */
433#define PCI_EXT_CAP_ID_PWR 0x04 /* Power Budgeting */
434#define PCI_EXT_CAP_ID_RCLD 0x05 /* Root Complex Link Declaration */
435#define PCI_EXT_CAP_ID_RCILC 0x06 /* Root Complex Internal Link Control */
436#define PCI_EXT_CAP_ID_RCEC 0x07 /* Root Complex Event Collector */
437#define PCI_EXT_CAP_ID_MFVC 0x08 /* Multi-Function VC Capability */
438#define PCI_EXT_CAP_ID_VC9 0x09 /* same as _VC */
439#define PCI_EXT_CAP_ID_RCRB 0x0A /* Root Complex RB? */
440#define PCI_EXT_CAP_ID_VNDR 0x0B /* Vendor-Specific */
441#define PCI_EXT_CAP_ID_CAC 0x0C /* Config Access - obsolete */
442#define PCI_EXT_CAP_ID_ACS 0x0D /* Access Control Services */
443#define PCI_EXT_CAP_ID_ARI 0x0E /* Alternate Routing ID */
444#define PCI_EXT_CAP_ID_ATS 0x0F /* Address Translation Services */
445#define PCI_EXT_CAP_ID_SRIOV 0x10 /* Single Root I/O Virtualization */
446#define PCI_EXT_CAP_ID_MRIOV 0x11 /* Multi Root I/O Virtualization */
447#define PCI_EXT_CAP_ID_MCAST 0x12 /* Multicast */
448#define PCI_EXT_CAP_ID_PRI 0x13 /* Page Request Interface */
449#define PCI_EXT_CAP_ID_AMD_XXX 0x14 /* Reserved for AMD */
450#define PCI_EXT_CAP_ID_REBAR 0x15 /* Resizable BAR */
451#define PCI_EXT_CAP_ID_DPA 0x16 /* Dynamic Power Allocation */
452#define PCI_EXT_CAP_ID_TPH 0x17 /* TPH Requester */
453#define PCI_EXT_CAP_ID_LTR 0x18 /* Latency Tolerance Reporting */
454#define PCI_EXT_CAP_ID_SECPCI 0x19 /* Secondary PCIe Capability */
455#define PCI_EXT_CAP_ID_PMUX 0x1A /* Protocol Multiplexing */
456#define PCI_EXT_CAP_ID_PASID 0x1B /* Process Address Space ID */
Bin Meng16541e82018-08-03 01:14:51 -0700457#define PCI_EXT_CAP_ID_DPC 0x1D /* Downstream Port Containment */
458#define PCI_EXT_CAP_ID_L1SS 0x1E /* L1 PM Substates */
459#define PCI_EXT_CAP_ID_PTM 0x1F /* Precision Time Measurement */
460#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +0800461
Alex Marginean1c934a62019-06-07 11:24:23 +0300462/* Enhanced Allocation Registers */
463#define PCI_EA_NUM_ENT 2 /* Number of Capability Entries */
464#define PCI_EA_NUM_ENT_MASK 0x3f /* Num Entries Mask */
465#define PCI_EA_FIRST_ENT 4 /* First EA Entry in List */
466#define PCI_EA_ES 0x00000007 /* Entry Size */
467#define PCI_EA_BEI 0x000000f0 /* BAR Equivalent Indicator */
468/* Base, MaxOffset registers */
469/* bit 0 is reserved */
470#define PCI_EA_IS_64 0x00000002 /* 64-bit field flag */
471#define PCI_EA_FIELD_MASK 0xfffffffc /* For Base & Max Offset */
472
Alex Marginean09467d32019-06-07 11:24:25 +0300473/* PCI Express capabilities */
474#define PCI_EXP_DEVCAP 4 /* Device capabilities */
475#define PCI_EXP_DEVCAP_FLR 0x10000000 /* Function Level Reset */
476#define PCI_EXP_DEVCTL 8 /* Device Control */
477#define PCI_EXP_DEVCTL_BCR_FLR 0x8000 /* Bridge Configuration Retry / FLR */
478
wdenkc6097192002-11-03 00:24:07 +0000479/* Include the ID list */
480
481#include <pci_ids.h>
482
Paul Burton162116e2013-11-08 11:18:47 +0000483#ifndef __ASSEMBLY__
484
Simon Glass0b591e02019-12-06 21:41:38 -0700485#include <dm/pci.h>
486
Kumar Galaad714f52008-10-21 08:36:08 -0500487#ifdef CONFIG_SYS_PCI_64BIT
488typedef u64 pci_addr_t;
489typedef u64 pci_size_t;
490#else
491typedef u32 pci_addr_t;
492typedef u32 pci_size_t;
493#endif
494
wdenkc6097192002-11-03 00:24:07 +0000495struct pci_region {
Kumar Galaad714f52008-10-21 08:36:08 -0500496 pci_addr_t bus_start; /* Start on the bus */
497 phys_addr_t phys_start; /* Start in physical address space */
498 pci_size_t size; /* Size */
499 unsigned long flags; /* Resource flags */
wdenkc6097192002-11-03 00:24:07 +0000500
Kumar Galaad714f52008-10-21 08:36:08 -0500501 pci_addr_t bus_lower;
wdenkc6097192002-11-03 00:24:07 +0000502};
503
504#define PCI_REGION_MEM 0x00000000 /* PCI memory space */
505#define PCI_REGION_IO 0x00000001 /* PCI IO space */
506#define PCI_REGION_TYPE 0x00000001
Kumar Galae5ce4202006-01-11 13:24:15 -0600507#define PCI_REGION_PREFETCH 0x00000008 /* prefetchable PCI memory */
wdenkc6097192002-11-03 00:24:07 +0000508
Kumar Galaefa1f1d2009-02-06 09:49:31 -0600509#define PCI_REGION_SYS_MEMORY 0x00000100 /* System memory */
wdenkc6097192002-11-03 00:24:07 +0000510#define PCI_REGION_RO 0x00000200 /* Read-only memory */
511
Simon Glass64f11d02013-06-11 11:14:33 -0700512static inline void pci_set_region(struct pci_region *reg,
Kumar Galaad714f52008-10-21 08:36:08 -0500513 pci_addr_t bus_start,
Becky Bruce0a628572008-05-07 13:24:57 -0500514 phys_addr_t phys_start,
Kumar Galaad714f52008-10-21 08:36:08 -0500515 pci_size_t size,
wdenkc6097192002-11-03 00:24:07 +0000516 unsigned long flags) {
517 reg->bus_start = bus_start;
518 reg->phys_start = phys_start;
519 reg->size = size;
520 reg->flags = flags;
521}
522
523typedef int pci_dev_t;
524
Simon Glassb94dc892015-03-05 12:25:25 -0700525#define PCI_BUS(d) (((d) >> 16) & 0xff)
Stefan Roese97a8bbf2019-02-11 08:43:25 +0100526
527/*
528 * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
529 * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
530 * Please see the Linux header include/uapi/linux/pci.h for more details.
531 * This is relevant for the following macros:
532 * PCI_DEV, PCI_FUNC, PCI_DEVFN
533 * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
534 * the remark from above (input d in bits 15-8 instead of 7-0.
535 */
Simon Glassb94dc892015-03-05 12:25:25 -0700536#define PCI_DEV(d) (((d) >> 11) & 0x1f)
537#define PCI_FUNC(d) (((d) >> 8) & 0x7)
538#define PCI_DEVFN(d, f) ((d) << 11 | (f) << 8)
Stefan Roese97a8bbf2019-02-11 08:43:25 +0100539
Simon Glassb94dc892015-03-05 12:25:25 -0700540#define PCI_MASK_BUS(bdf) ((bdf) & 0xffff)
541#define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
542#define PCI_BDF(b, d, f) ((b) << 16 | PCI_DEVFN(d, f))
543#define PCI_VENDEV(v, d) (((v) << 16) | (d))
544#define PCI_ANY_ID (~0)
wdenkc6097192002-11-03 00:24:07 +0000545
546struct pci_device_id {
Simon Glass318d71c2015-07-06 16:47:44 -0600547 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
548 unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
549 unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
550 unsigned long driver_data; /* Data private to the driver */
wdenkc6097192002-11-03 00:24:07 +0000551};
552
553struct pci_controller;
554
555struct pci_config_table {
556 unsigned int vendor, device; /* Vendor and device ID or PCI_ANY_ID */
557 unsigned int class; /* Class ID, or PCI_ANY_ID */
558 unsigned int bus; /* Bus number, or PCI_ANY_ID */
559 unsigned int dev; /* Device number, or PCI_ANY_ID */
560 unsigned int func; /* Function number, or PCI_ANY_ID */
561
562 void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
563 struct pci_config_table *);
564 unsigned long priv[3];
565};
566
Wolfgang Denk3d7f5e02006-03-12 16:54:11 +0100567extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
568 struct pci_config_table *);
wdenkc6097192002-11-03 00:24:07 +0000569extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
570 struct pci_config_table *);
571
Simon Glass62cdac12019-05-07 21:41:15 -0600572#define MAX_PCI_REGIONS 7
wdenkc6097192002-11-03 00:24:07 +0000573
Anton Vorontsov1a8206c2009-01-08 04:26:12 +0300574#define INDIRECT_TYPE_NO_PCIE_LINK 1
575
Simon Glass68e35a72019-12-06 21:41:37 -0700576/**
wdenkc6097192002-11-03 00:24:07 +0000577 * Structure of a PCI controller (host bridge)
Simon Glassc19e4422015-11-26 19:51:21 -0700578 *
579 * With driver model this is dev_get_uclass_priv(bus)
Simon Glass68e35a72019-12-06 21:41:37 -0700580 *
581 * @skip_auto_config_until_reloc: true to avoid auto-config until U-Boot has
582 * relocated. Normally if PCI is used before relocation, this happens
583 * before relocation also. Some platforms set up static configuration in
584 * TPL/SPL to reduce code size and boot time, since these phases only know
585 * about a small subset of PCI devices. This is normally false.
wdenkc6097192002-11-03 00:24:07 +0000586 */
587struct pci_controller {
Simon Glassb94dc892015-03-05 12:25:25 -0700588#ifdef CONFIG_DM_PCI
589 struct udevice *bus;
590 struct udevice *ctlr;
Simon Glass68e35a72019-12-06 21:41:37 -0700591 bool skip_auto_config_until_reloc;
Simon Glassb94dc892015-03-05 12:25:25 -0700592#else
wdenkc6097192002-11-03 00:24:07 +0000593 struct pci_controller *next;
Simon Glassb94dc892015-03-05 12:25:25 -0700594#endif
wdenkc6097192002-11-03 00:24:07 +0000595
596 int first_busno;
597 int last_busno;
598
599 volatile unsigned int *cfg_addr;
600 volatile unsigned char *cfg_data;
601
Anton Vorontsov1a8206c2009-01-08 04:26:12 +0300602 int indirect_type;
603
Simon Glassd82fbe92015-06-07 08:50:40 -0600604 /*
605 * TODO(sjg@chromium.org): With driver model we use struct
606 * pci_controller for both the controller and any bridge devices
607 * attached to it. But there is only one region list and it is in the
608 * top-level controller.
609 *
610 * This could be changed so that struct pci_controller is only used
611 * for PCI controllers and a separate UCLASS (or perhaps
612 * UCLASS_PCI_GENERIC) is used for bridges.
613 */
wdenkc6097192002-11-03 00:24:07 +0000614 struct pci_region regions[MAX_PCI_REGIONS];
615 int region_count;
616
617 struct pci_config_table *config_table;
618
619 void (*fixup_irq)(struct pci_controller *, pci_dev_t);
Simon Glassb94dc892015-03-05 12:25:25 -0700620#ifndef CONFIG_DM_PCI
wdenkc6097192002-11-03 00:24:07 +0000621 /* Low-level architecture-dependent routines */
622 int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
623 int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
624 int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
625 int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
626 int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
627 int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
Simon Glassb94dc892015-03-05 12:25:25 -0700628#endif
wdenkc6097192002-11-03 00:24:07 +0000629
630 /* Used by auto config */
Kumar Galae5ce4202006-01-11 13:24:15 -0600631 struct pci_region *pci_mem, *pci_io, *pci_prefetch;
wdenkc6097192002-11-03 00:24:07 +0000632
Simon Glassb94dc892015-03-05 12:25:25 -0700633#ifndef CONFIG_DM_PCI
wdenk452cfd62002-11-19 11:04:11 +0000634 int current_busno;
Leo Liue87bc032011-01-19 19:50:47 +0800635
636 void *priv_data;
Simon Glassb94dc892015-03-05 12:25:25 -0700637#endif
wdenkc6097192002-11-03 00:24:07 +0000638};
639
Simon Glassb94dc892015-03-05 12:25:25 -0700640#ifndef CONFIG_DM_PCI
Simon Glass64f11d02013-06-11 11:14:33 -0700641static inline void pci_set_ops(struct pci_controller *hose,
wdenkc6097192002-11-03 00:24:07 +0000642 int (*read_byte)(struct pci_controller*,
643 pci_dev_t, int where, u8 *),
644 int (*read_word)(struct pci_controller*,
645 pci_dev_t, int where, u16 *),
646 int (*read_dword)(struct pci_controller*,
647 pci_dev_t, int where, u32 *),
648 int (*write_byte)(struct pci_controller*,
649 pci_dev_t, int where, u8),
650 int (*write_word)(struct pci_controller*,
651 pci_dev_t, int where, u16),
652 int (*write_dword)(struct pci_controller*,
653 pci_dev_t, int where, u32)) {
654 hose->read_byte = read_byte;
655 hose->read_word = read_word;
656 hose->read_dword = read_dword;
657 hose->write_byte = write_byte;
658 hose->write_word = write_word;
659 hose->write_dword = write_dword;
660}
Simon Glassb94dc892015-03-05 12:25:25 -0700661#endif
wdenkc6097192002-11-03 00:24:07 +0000662
Gabor Juhosb4458732013-05-30 07:06:12 +0000663#ifdef CONFIG_PCI_INDIRECT_BRIDGE
wdenkc6097192002-11-03 00:24:07 +0000664extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
Gabor Juhosb4458732013-05-30 07:06:12 +0000665#endif
wdenkc6097192002-11-03 00:24:07 +0000666
Simon Glassb967ca82015-11-29 13:18:05 -0700667#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
Becky Bruce0a628572008-05-07 13:24:57 -0500668extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
Kumar Galaad714f52008-10-21 08:36:08 -0500669 pci_addr_t addr, unsigned long flags);
670extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
671 phys_addr_t addr, unsigned long flags);
wdenkc6097192002-11-03 00:24:07 +0000672
673#define pci_phys_to_bus(dev, addr, flags) \
674 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
675#define pci_bus_to_phys(dev, addr, flags) \
676 pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
677
Becky Bruce0709bfc2009-02-03 18:10:50 -0600678#define pci_virt_to_bus(dev, addr, flags) \
679 pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
680 (virt_to_phys(addr)), (flags))
681#define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
682 map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
683 (addr), (flags)), \
684 (len), (map_flags))
685
686#define pci_phys_to_mem(dev, addr) \
687 pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
688#define pci_mem_to_phys(dev, addr) \
689 pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
690#define pci_phys_to_io(dev, addr) pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
691#define pci_io_to_phys(dev, addr) pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
692
693#define pci_virt_to_mem(dev, addr) \
694 pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
695#define pci_mem_to_virt(dev, addr, len, map_flags) \
696 pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
697#define pci_virt_to_io(dev, addr) \
698 pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
699#define pci_io_to_virt(dev, addr, len, map_flags) \
700 pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
wdenkc6097192002-11-03 00:24:07 +0000701
Simon Glassf2b223f2015-08-22 15:58:55 -0600702/* For driver model these are defined in macros in pci_compat.c */
wdenkc6097192002-11-03 00:24:07 +0000703extern int pci_hose_read_config_byte(struct pci_controller *hose,
704 pci_dev_t dev, int where, u8 *val);
705extern int pci_hose_read_config_word(struct pci_controller *hose,
706 pci_dev_t dev, int where, u16 *val);
707extern int pci_hose_read_config_dword(struct pci_controller *hose,
708 pci_dev_t dev, int where, u32 *val);
709extern int pci_hose_write_config_byte(struct pci_controller *hose,
710 pci_dev_t dev, int where, u8 val);
711extern int pci_hose_write_config_word(struct pci_controller *hose,
712 pci_dev_t dev, int where, u16 val);
713extern int pci_hose_write_config_dword(struct pci_controller *hose,
714 pci_dev_t dev, int where, u32 val);
Simon Glasseca7b0d2015-11-26 19:51:30 -0700715#endif
wdenkc6097192002-11-03 00:24:07 +0000716
Simon Glassb94dc892015-03-05 12:25:25 -0700717#ifndef CONFIG_DM_PCI
wdenkc6097192002-11-03 00:24:07 +0000718extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
719extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
720extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
721extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
722extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
723extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
Simon Glassb94dc892015-03-05 12:25:25 -0700724#endif
wdenkc6097192002-11-03 00:24:07 +0000725
Simon Glasseca7b0d2015-11-26 19:51:30 -0700726void pciauto_region_init(struct pci_region *res);
727void pciauto_region_align(struct pci_region *res, pci_size_t size);
728void pciauto_config_init(struct pci_controller *hose);
Tuomas Tynkkynenffa21e92018-05-14 23:50:05 +0300729
730/**
731 * pciauto_region_allocate() - Allocate resources from a PCI resource region
732 *
733 * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
734 * false, the result will be guaranteed to fit in 32 bits.
735 *
736 * @res: PCI region to allocate from
737 * @size: Amount of bytes to allocate
738 * @bar: Returns the PCI bus address of the allocated resource
739 * @supports_64bit: Whether to allow allocations above the 32-bit boundary
740 * @return 0 if successful, -1 on failure
741 */
Simon Glasseca7b0d2015-11-26 19:51:30 -0700742int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
Tuomas Tynkkynenf20b7182018-05-14 19:38:13 +0300743 pci_addr_t *bar, bool supports_64bit);
Simon Glasseca7b0d2015-11-26 19:51:30 -0700744
745#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
wdenkc6097192002-11-03 00:24:07 +0000746extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
747 pci_dev_t dev, int where, u8 *val);
748extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
749 pci_dev_t dev, int where, u16 *val);
750extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
751 pci_dev_t dev, int where, u8 val);
752extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
753 pci_dev_t dev, int where, u16 val);
754
Becky Bruce0709bfc2009-02-03 18:10:50 -0600755extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
wdenkc6097192002-11-03 00:24:07 +0000756extern void pci_register_hose(struct pci_controller* hose);
757extern struct pci_controller* pci_bus_to_hose(int bus);
Kumar Galadb943ed2010-12-17 05:57:25 -0600758extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
Stuart Yoderf9503052016-03-10 10:52:18 -0600759extern struct pci_controller *pci_get_hose_head(void);
wdenkc6097192002-11-03 00:24:07 +0000760
Thierry Reding699b6d32014-11-12 18:26:49 -0700761extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
wdenkc6097192002-11-03 00:24:07 +0000762extern int pci_hose_scan(struct pci_controller *hose);
763extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
764
wdenkc6097192002-11-03 00:24:07 +0000765extern void pciauto_setup_device(struct pci_controller *hose,
766 pci_dev_t dev, int bars_num,
767 struct pci_region *mem,
Kumar Galae5ce4202006-01-11 13:24:15 -0600768 struct pci_region *prefetch,
wdenkc6097192002-11-03 00:24:07 +0000769 struct pci_region *io);
Linus Walleij00532722012-03-25 12:13:15 +0000770extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
771 pci_dev_t dev, int sub_bus);
772extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
773 pci_dev_t dev, int sub_bus);
Linus Walleij00532722012-03-25 12:13:15 +0000774extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
wdenkc6097192002-11-03 00:24:07 +0000775
776extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
777extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
Simon Glass62034ff2015-01-27 22:13:27 -0700778pci_dev_t pci_find_class(unsigned int find_class, int index);
wdenkc6097192002-11-03 00:24:07 +0000779
Zhao Qiang5d39f742013-10-12 13:46:33 +0800780extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
781 int cap);
782extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
783 u8 hdr_type);
784extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
785 int cap);
786
Minghuan Lianc5bc6aa2015-07-10 11:35:08 +0800787int pci_find_next_ext_capability(struct pci_controller *hose,
788 pci_dev_t dev, int start, int cap);
789int pci_hose_find_ext_capability(struct pci_controller *hose,
790 pci_dev_t dev, int cap);
791
Tim Harvey231c0762014-08-07 22:49:56 -0700792#ifdef CONFIG_PCI_FIXUP_DEV
793extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
794 unsigned short vendor,
795 unsigned short device,
796 unsigned short class);
797#endif
Simon Glasseca7b0d2015-11-26 19:51:30 -0700798#endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
Tim Harvey231c0762014-08-07 22:49:56 -0700799
Peter Tyser22ccb7f2010-10-29 17:59:27 -0500800const char * pci_class_str(u8 class);
Anton Vorontsov597b8c42009-02-19 18:20:41 +0300801int pci_last_busno(void);
802
Jon Loeligerc934adb2006-10-19 11:33:52 -0500803#ifdef CONFIG_MPC85xx
804extern void pci_mpc85xx_init (struct pci_controller *hose);
805#endif
Paul Burton162116e2013-11-08 11:18:47 +0000806
Tim Harveyc22f2ea2017-05-12 12:58:41 -0700807#ifdef CONFIG_PCIE_IMX
808extern void imx_pcie_remove(void);
809#endif
810
Simon Glasseca7b0d2015-11-26 19:51:30 -0700811#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
Simon Glass6ac5af42014-11-14 18:18:30 -0700812/**
813 * pci_write_bar32() - Write the address of a BAR including control bits
814 *
Simon Glasse2b6b562016-01-18 20:19:15 -0700815 * This writes a raw address (with control bits) to a bar. This can be used
816 * with devices which require hard-coded addresses, not part of the normal
817 * PCI enumeration process.
Simon Glass6ac5af42014-11-14 18:18:30 -0700818 *
819 * @hose: PCI hose to use
820 * @dev: PCI device to update
821 * @barnum: BAR number (0-5)
822 * @addr: BAR address with control bits
823 */
824void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
Simon Glasse2b6b562016-01-18 20:19:15 -0700825 u32 addr);
Simon Glass6ac5af42014-11-14 18:18:30 -0700826
827/**
828 * pci_read_bar32() - read the address of a bar
829 *
830 * @hose: PCI hose to use
831 * @dev: PCI device to inspect
832 * @barnum: BAR number (0-5)
833 * @return address of the bar, masking out any control bits
834 * */
835u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
836
Simon Glass1c1695b2015-01-14 21:37:04 -0700837/**
Simon Glass75532d82015-03-05 12:25:24 -0700838 * pci_hose_find_devices() - Find devices by vendor/device ID
839 *
840 * @hose: PCI hose to search
841 * @busnum: Bus number to search
842 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
843 * @indexp: Pointer to device index to find. To find the first matching
844 * device, pass 0; to find the second, pass 1, etc. This
845 * parameter is decremented for each non-matching device so
846 * can be called repeatedly.
847 */
848pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
849 struct pci_device_id *ids, int *indexp);
Simon Glasseca7b0d2015-11-26 19:51:30 -0700850#endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */
Simon Glass75532d82015-03-05 12:25:24 -0700851
Simon Glassb94dc892015-03-05 12:25:25 -0700852/* Access sizes for PCI reads and writes */
853enum pci_size_t {
854 PCI_SIZE_8,
855 PCI_SIZE_16,
856 PCI_SIZE_32,
857};
858
859struct udevice;
860
861#ifdef CONFIG_DM_PCI
862/**
863 * struct pci_child_platdata - information stored about each PCI device
864 *
865 * Every device on a PCI bus has this per-child data.
866 *
Simon Glassa88a50e2019-02-16 20:24:41 -0700867 * It can be accessed using dev_get_parent_platdata(dev) if dev->parent is a
Simon Glassb94dc892015-03-05 12:25:25 -0700868 * PCI bus (i.e. UCLASS_PCI)
869 *
870 * @devfn: Encoded device and function index - see PCI_DEVFN()
871 * @vendor: PCI vendor ID (see pci_ids.h)
872 * @device: PCI device ID (see pci_ids.h)
873 * @class: PCI class, 3 bytes: (base, sub, prog-if)
874 */
875struct pci_child_platdata {
876 int devfn;
877 unsigned short vendor;
878 unsigned short device;
879 unsigned int class;
880};
881
882/* PCI bus operations */
883struct dm_pci_ops {
884 /**
885 * read_config() - Read a PCI configuration value
886 *
887 * PCI buses must support reading and writing configuration values
888 * so that the bus can be scanned and its devices configured.
889 *
890 * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
891 * If bridges exist it is possible to use the top-level bus to
892 * access a sub-bus. In that case @bus will be the top-level bus
893 * and PCI_BUS(bdf) will be a different (higher) value
894 *
895 * @bus: Bus to read from
896 * @bdf: Bus, device and function to read
897 * @offset: Byte offset within the device's configuration space
898 * @valuep: Place to put the returned value
899 * @size: Access size
900 * @return 0 if OK, -ve on error
901 */
902 int (*read_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
903 ulong *valuep, enum pci_size_t size);
904 /**
905 * write_config() - Write a PCI configuration value
906 *
907 * @bus: Bus to write to
908 * @bdf: Bus, device and function to write
909 * @offset: Byte offset within the device's configuration space
910 * @value: Value to write
911 * @size: Access size
912 * @return 0 if OK, -ve on error
913 */
914 int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
915 ulong value, enum pci_size_t size);
916};
917
918/* Get access to a PCI bus' operations */
919#define pci_get_ops(dev) ((struct dm_pci_ops *)(dev)->driver->ops)
920
921/**
Simon Glasseaa14892015-11-29 13:17:47 -0700922 * dm_pci_get_bdf() - Get the BDF value for a device
Simon Glassc9118d42015-07-06 16:47:46 -0600923 *
924 * @dev: Device to check
925 * @return bus/device/function value (see PCI_BDF())
926 */
Simon Glasseaa14892015-11-29 13:17:47 -0700927pci_dev_t dm_pci_get_bdf(struct udevice *dev);
Simon Glassc9118d42015-07-06 16:47:46 -0600928
929/**
Simon Glassb94dc892015-03-05 12:25:25 -0700930 * pci_bind_bus_devices() - scan a PCI bus and bind devices
931 *
932 * Scan a PCI bus looking for devices. Bind each one that is found. If
933 * devices are already bound that match the scanned devices, just update the
934 * child data so that the device can be used correctly (this happens when
935 * the device tree describes devices we expect to see on the bus).
936 *
937 * Devices that are bound in this way will use a generic PCI driver which
938 * does nothing. The device can still be accessed but will not provide any
939 * driver interface.
940 *
941 * @bus: Bus containing devices to bind
942 * @return 0 if OK, -ve on error
943 */
944int pci_bind_bus_devices(struct udevice *bus);
945
946/**
947 * pci_auto_config_devices() - configure bus devices ready for use
948 *
949 * This works through all devices on a bus by scanning the driver model
950 * data structures (normally these have been set up by pci_bind_bus_devices()
951 * earlier).
952 *
953 * Space is allocated for each PCI base address register (BAR) so that the
954 * devices are mapped into memory and I/O space ready for use.
955 *
956 * @bus: Bus containing devices to bind
957 * @return 0 if OK, -ve on error
958 */
959int pci_auto_config_devices(struct udevice *bus);
960
961/**
Simon Glass84283d52015-11-29 13:17:48 -0700962 * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
Simon Glassb94dc892015-03-05 12:25:25 -0700963 *
964 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
965 * @devp: Returns the device for this address, if found
966 * @return 0 if OK, -ENODEV if not found
967 */
Simon Glass84283d52015-11-29 13:17:48 -0700968int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
Simon Glassb94dc892015-03-05 12:25:25 -0700969
970/**
971 * pci_bus_find_devfn() - Find a device on a bus
972 *
973 * @find_devfn: PCI device address (device and function only)
974 * @devp: Returns the device for this address, if found
975 * @return 0 if OK, -ENODEV if not found
976 */
977int pci_bus_find_devfn(struct udevice *bus, pci_dev_t find_devfn,
978 struct udevice **devp);
979
980/**
Simon Glass04c8b6a2015-08-10 07:05:04 -0600981 * pci_find_first_device() - return the first available PCI device
982 *
983 * This function and pci_find_first_device() allow iteration through all
984 * available PCI devices on all buses. Assuming there are any, this will
985 * return the first one.
986 *
987 * @devp: Set to the first available device, or NULL if no more are left
988 * or we got an error
989 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
990 */
991int pci_find_first_device(struct udevice **devp);
992
993/**
994 * pci_find_next_device() - return the next available PCI device
995 *
996 * Finds the next available PCI device after the one supplied, or sets @devp
997 * to NULL if there are no more.
998 *
999 * @devp: On entry, the last device returned. Set to the next available
1000 * device, or NULL if no more are left or we got an error
1001 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1002 */
1003int pci_find_next_device(struct udevice **devp);
1004
1005/**
Simon Glassb94dc892015-03-05 12:25:25 -07001006 * pci_get_ff() - Returns a mask for the given access size
1007 *
1008 * @size: Access size
1009 * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
1010 * PCI_SIZE_32
1011 */
1012int pci_get_ff(enum pci_size_t size);
1013
1014/**
1015 * pci_bus_find_devices () - Find devices on a bus
1016 *
1017 * @bus: Bus to search
1018 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1019 * @indexp: Pointer to device index to find. To find the first matching
1020 * device, pass 0; to find the second, pass 1, etc. This
1021 * parameter is decremented for each non-matching device so
1022 * can be called repeatedly.
1023 * @devp: Returns matching device if found
1024 * @return 0 if found, -ENODEV if not
1025 */
1026int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
1027 int *indexp, struct udevice **devp);
1028
1029/**
1030 * pci_find_device_id() - Find a device on any bus
1031 *
1032 * @ids: PCI vendor/device IDs to look for, terminated by 0, 0 record
1033 * @index: Index number of device to find, 0 for the first match, 1 for
1034 * the second, etc.
1035 * @devp: Returns matching device if found
1036 * @return 0 if found, -ENODEV if not
1037 */
1038int pci_find_device_id(struct pci_device_id *ids, int index,
1039 struct udevice **devp);
1040
1041/**
1042 * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1043 *
1044 * This probes the given bus which causes it to be scanned for devices. The
1045 * devices will be bound but not probed.
1046 *
1047 * @hose specifies the PCI hose that will be used for the scan. This is
1048 * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1049 * in @bdf, and is a subordinate bus reachable from @hose.
1050 *
1051 * @hose: PCI hose to scan
1052 * @bdf: PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1053 * @return 0 if OK, -ve on error
1054 */
Simon Glass37a3f94b2015-11-29 13:17:49 -07001055int dm_pci_hose_probe_bus(struct udevice *bus);
Simon Glassb94dc892015-03-05 12:25:25 -07001056
1057/**
1058 * pci_bus_read_config() - Read a configuration value from a device
1059 *
1060 * TODO(sjg@chromium.org): We should be able to pass just a device and have
1061 * it do the right thing. It would be good to have that function also.
1062 *
1063 * @bus: Bus to read from
1064 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
Simon Glass0d0f8312016-03-06 19:27:53 -07001065 * @offset: Register offset to read
Simon Glassb94dc892015-03-05 12:25:25 -07001066 * @valuep: Place to put the returned value
1067 * @size: Access size
1068 * @return 0 if OK, -ve on error
1069 */
1070int pci_bus_read_config(struct udevice *bus, pci_dev_t bdf, int offset,
1071 unsigned long *valuep, enum pci_size_t size);
1072
1073/**
1074 * pci_bus_write_config() - Write a configuration value to a device
1075 *
1076 * @bus: Bus to write from
1077 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
Simon Glass0d0f8312016-03-06 19:27:53 -07001078 * @offset: Register offset to write
Simon Glassb94dc892015-03-05 12:25:25 -07001079 * @value: Value to write
1080 * @size: Access size
1081 * @return 0 if OK, -ve on error
1082 */
1083int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1084 unsigned long value, enum pci_size_t size);
1085
Simon Glass94ef2422015-08-10 07:05:03 -06001086/**
Simon Glass9cec2df2016-03-06 19:27:52 -07001087 * pci_bus_clrset_config32() - Update a configuration value for a device
1088 *
1089 * The register at @offset is updated to (oldvalue & ~clr) | set.
1090 *
1091 * @bus: Bus to access
1092 * @bdf: PCI device address: bus, device and function -see PCI_BDF()
1093 * @offset: Register offset to update
1094 * @clr: Bits to clear
1095 * @set: Bits to set
1096 * @return 0 if OK, -ve on error
1097 */
1098int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1099 u32 clr, u32 set);
1100
1101/**
Simon Glass94ef2422015-08-10 07:05:03 -06001102 * Driver model PCI config access functions. Use these in preference to others
1103 * when you have a valid device
1104 */
1105int dm_pci_read_config(struct udevice *dev, int offset, unsigned long *valuep,
1106 enum pci_size_t size);
1107
1108int dm_pci_read_config8(struct udevice *dev, int offset, u8 *valuep);
1109int dm_pci_read_config16(struct udevice *dev, int offset, u16 *valuep);
1110int dm_pci_read_config32(struct udevice *dev, int offset, u32 *valuep);
1111
1112int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1113 enum pci_size_t size);
1114
1115int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1116int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1117int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1118
Simon Glass9cec2df2016-03-06 19:27:52 -07001119/**
1120 * These permit convenient read/modify/write on PCI configuration. The
1121 * register is updated to (oldvalue & ~clr) | set.
1122 */
1123int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1124int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1125int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1126
Simon Glassb94dc892015-03-05 12:25:25 -07001127/*
1128 * The following functions provide access to the above without needing the
1129 * size parameter. We are trying to encourage the use of the 8/16/32-style
1130 * functions, rather than byte/word/dword. But both are supported.
1131 */
1132int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
Bin Meng02268592016-02-02 05:58:07 -08001133int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1134int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1135int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1136int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1137int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
Simon Glassb94dc892015-03-05 12:25:25 -07001138
Tuomas Tynkkynen8cce4cf2017-09-19 23:18:03 +03001139/**
1140 * pci_generic_mmap_write_config() - Generic helper for writing to
1141 * memory-mapped PCI configuration space.
1142 * @bus: Pointer to the PCI bus
1143 * @addr_f: Callback for calculating the config space address
1144 * @bdf: Identifies the PCI device to access
1145 * @offset: The offset into the device's configuration space
1146 * @value: The value to write
1147 * @size: Indicates the size of access to perform
1148 *
1149 * Write the value @value of size @size from offset @offset within the
1150 * configuration space of the device identified by the bus, device & function
1151 * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1152 * responsible for calculating the CPU address of the respective configuration
1153 * space offset.
1154 *
1155 * Return: 0 on success, else -EINVAL
1156 */
1157int pci_generic_mmap_write_config(
1158 struct udevice *bus,
1159 int (*addr_f)(struct udevice *bus, pci_dev_t bdf, uint offset, void **addrp),
1160 pci_dev_t bdf,
1161 uint offset,
1162 ulong value,
1163 enum pci_size_t size);
1164
1165/**
1166 * pci_generic_mmap_read_config() - Generic helper for reading from
1167 * memory-mapped PCI configuration space.
1168 * @bus: Pointer to the PCI bus
1169 * @addr_f: Callback for calculating the config space address
1170 * @bdf: Identifies the PCI device to access
1171 * @offset: The offset into the device's configuration space
1172 * @valuep: A pointer at which to store the read value
1173 * @size: Indicates the size of access to perform
1174 *
1175 * Read a value of size @size from offset @offset within the configuration
1176 * space of the device identified by the bus, device & function numbers in @bdf
1177 * on the PCI bus @bus. The callback function @addr_f is responsible for
1178 * calculating the CPU address of the respective configuration space offset.
1179 *
1180 * Return: 0 on success, else -EINVAL
1181 */
1182int pci_generic_mmap_read_config(
1183 struct udevice *bus,
1184 int (*addr_f)(struct udevice *bus, pci_dev_t bdf, uint offset, void **addrp),
1185 pci_dev_t bdf,
1186 uint offset,
1187 ulong *valuep,
1188 enum pci_size_t size);
1189
Simon Glasseca7b0d2015-11-26 19:51:30 -07001190#ifdef CONFIG_DM_PCI_COMPAT
Simon Glassb94dc892015-03-05 12:25:25 -07001191/* Compatibility with old naming */
1192static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1193 u32 value)
1194{
1195 return pci_write_config32(pcidev, offset, value);
1196}
1197
Simon Glassb94dc892015-03-05 12:25:25 -07001198/* Compatibility with old naming */
1199static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1200 u16 value)
1201{
1202 return pci_write_config16(pcidev, offset, value);
1203}
1204
Simon Glassb94dc892015-03-05 12:25:25 -07001205/* Compatibility with old naming */
1206static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1207 u8 value)
1208{
1209 return pci_write_config8(pcidev, offset, value);
1210}
1211
Simon Glassb94dc892015-03-05 12:25:25 -07001212/* Compatibility with old naming */
1213static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1214 u32 *valuep)
1215{
1216 return pci_read_config32(pcidev, offset, valuep);
1217}
1218
Simon Glassb94dc892015-03-05 12:25:25 -07001219/* Compatibility with old naming */
1220static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1221 u16 *valuep)
1222{
1223 return pci_read_config16(pcidev, offset, valuep);
1224}
1225
Simon Glassb94dc892015-03-05 12:25:25 -07001226/* Compatibility with old naming */
1227static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1228 u8 *valuep)
1229{
1230 return pci_read_config8(pcidev, offset, valuep);
1231}
Simon Glasseca7b0d2015-11-26 19:51:30 -07001232#endif /* CONFIG_DM_PCI_COMPAT */
1233
1234/**
1235 * dm_pciauto_config_device() - configure a device ready for use
1236 *
1237 * Space is allocated for each PCI base address register (BAR) so that the
1238 * devices are mapped into memory and I/O space ready for use.
1239 *
1240 * @dev: Device to configure
1241 * @return 0 if OK, -ve on error
1242 */
1243int dm_pciauto_config_device(struct udevice *dev);
1244
Simon Glassd9e90bb2015-03-05 12:25:28 -07001245/**
Simon Glass27a733f2015-11-19 20:26:59 -07001246 * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1247 *
1248 * Some PCI buses must always perform 32-bit reads. The data must then be
1249 * shifted and masked to reflect the required access size and offset. This
1250 * function performs this transformation.
1251 *
1252 * @value: Value to transform (32-bit value read from @offset & ~3)
1253 * @offset: Register offset that was read
1254 * @size: Required size of the result
1255 * @return the value that would have been obtained if the read had been
1256 * performed at the given offset with the correct size
1257 */
1258ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1259
1260/**
1261 * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1262 *
1263 * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1264 * write the old 32-bit data must be read, updated with the required new data
1265 * and written back as a 32-bit value. This function performs the
1266 * transformation from the old value to the new value.
1267 *
1268 * @value: Value to transform (32-bit value read from @offset & ~3)
1269 * @offset: Register offset that should be written
1270 * @size: Required size of the write
1271 * @return the value that should be written as a 32-bit access to @offset & ~3.
1272 */
1273ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1274 enum pci_size_t size);
1275
1276/**
Simon Glass6256d672015-11-19 20:27:00 -07001277 * pci_get_controller() - obtain the controller to use for a bus
1278 *
1279 * @dev: Device to check
1280 * @return pointer to the controller device for this bus
1281 */
1282struct udevice *pci_get_controller(struct udevice *dev);
1283
1284/**
Simon Glassdcdc0122015-11-19 20:27:01 -07001285 * pci_get_regions() - obtain pointers to all the region types
1286 *
1287 * @dev: Device to check
1288 * @iop: Returns a pointer to the I/O region, or NULL if none
1289 * @memp: Returns a pointer to the memory region, or NULL if none
1290 * @prefp: Returns a pointer to the pre-fetch region, or NULL if none
1291 * @return the number of non-NULL regions returned, normally 3
1292 */
1293int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1294 struct pci_region **memp, struct pci_region **prefp);
1295
1296/**
Simon Glasse2b6b562016-01-18 20:19:15 -07001297 * dm_pci_write_bar32() - Write the address of a BAR
1298 *
1299 * This writes a raw address to a bar
1300 *
1301 * @dev: PCI device to update
1302 * @barnum: BAR number (0-5)
1303 * @addr: BAR address
1304 */
1305void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1306
1307/**
Simon Glass3452cb12015-11-29 13:17:53 -07001308 * dm_pci_read_bar32() - read a base address register from a device
1309 *
1310 * @dev: Device to check
1311 * @barnum: Bar number to read (numbered from 0)
1312 * @return: value of BAR
1313 */
1314u32 dm_pci_read_bar32(struct udevice *dev, int barnum);
1315
1316/**
Simon Glassc5f053b2015-11-29 13:18:03 -07001317 * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1318 *
1319 * @dev: Device containing the PCI address
1320 * @addr: PCI address to convert
1321 * @flags: Flags for the region type (PCI_REGION_...)
1322 * @return physical address corresponding to that PCI bus address
1323 */
1324phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1325 unsigned long flags);
1326
1327/**
1328 * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1329 *
1330 * @dev: Device containing the bus address
1331 * @addr: Physical address to convert
1332 * @flags: Flags for the region type (PCI_REGION_...)
1333 * @return PCI bus address corresponding to that physical address
1334 */
1335pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1336 unsigned long flags);
1337
1338/**
1339 * dm_pci_map_bar() - get a virtual address associated with a BAR region
1340 *
1341 * Looks up a base address register and finds the physical memory address
Alex Margineanb8514f32019-06-07 11:24:22 +03001342 * that corresponds to it.
1343 * Can be used for 32b BARs 0-5 on type 0 functions and for 32b BARs 0-1 on
1344 * type 1 functions.
Alex Marginean1c934a62019-06-07 11:24:23 +03001345 * Can also be used on type 0 functions that support Enhanced Allocation for
1346 * 32b/64b BARs. Note that duplicate BEI entries are not supported.
Simon Glassc5f053b2015-11-29 13:18:03 -07001347 *
1348 * @dev: Device to check
Alex Margineanb8514f32019-06-07 11:24:22 +03001349 * @bar: Bar register offset (PCI_BASE_ADDRESS_...)
Simon Glassc5f053b2015-11-29 13:18:03 -07001350 * @flags: Flags for the region type (PCI_REGION_...)
Alex Margineanb8514f32019-06-07 11:24:22 +03001351 * @return: pointer to the virtual address to use or 0 on error
Simon Glassc5f053b2015-11-29 13:18:03 -07001352 */
1353void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1354
Bin Menga7366f02018-08-03 01:14:52 -07001355/**
Bin Meng631f3482018-10-15 02:21:21 -07001356 * dm_pci_find_next_capability() - find a capability starting from an offset
1357 *
1358 * Tell if a device supports a given PCI capability. Returns the
1359 * address of the requested capability structure within the device's
1360 * PCI configuration space or 0 in case the device does not support it.
1361 *
1362 * Possible values for @cap:
1363 *
1364 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1365 * %PCI_CAP_ID_PCIX PCI-X
1366 * %PCI_CAP_ID_EXP PCI Express
1367 * %PCI_CAP_ID_MSIX MSI-X
1368 *
1369 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1370 *
1371 * @dev: PCI device to query
1372 * @start: offset to start from
1373 * @cap: capability code
1374 * @return: capability address or 0 if not supported
1375 */
1376int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1377
1378/**
Bin Menga7366f02018-08-03 01:14:52 -07001379 * dm_pci_find_capability() - find a capability
1380 *
1381 * Tell if a device supports a given PCI capability. Returns the
1382 * address of the requested capability structure within the device's
1383 * PCI configuration space or 0 in case the device does not support it.
1384 *
1385 * Possible values for @cap:
1386 *
1387 * %PCI_CAP_ID_MSI Message Signalled Interrupts
1388 * %PCI_CAP_ID_PCIX PCI-X
1389 * %PCI_CAP_ID_EXP PCI Express
1390 * %PCI_CAP_ID_MSIX MSI-X
1391 *
1392 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1393 *
1394 * @dev: PCI device to query
1395 * @cap: capability code
1396 * @return: capability address or 0 if not supported
1397 */
1398int dm_pci_find_capability(struct udevice *dev, int cap);
1399
1400/**
Bin Meng631f3482018-10-15 02:21:21 -07001401 * dm_pci_find_next_ext_capability() - find an extended capability
1402 * starting from an offset
1403 *
1404 * Tell if a device supports a given PCI express extended capability.
1405 * Returns the address of the requested extended capability structure
1406 * within the device's PCI configuration space or 0 in case the device
1407 * does not support it.
1408 *
1409 * Possible values for @cap:
1410 *
1411 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1412 * %PCI_EXT_CAP_ID_VC Virtual Channel
1413 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1414 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1415 *
1416 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1417 *
1418 * @dev: PCI device to query
1419 * @start: offset to start from
1420 * @cap: extended capability code
1421 * @return: extended capability address or 0 if not supported
1422 */
1423int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1424
1425/**
Bin Menga7366f02018-08-03 01:14:52 -07001426 * dm_pci_find_ext_capability() - find an extended capability
1427 *
1428 * Tell if a device supports a given PCI express extended capability.
1429 * Returns the address of the requested extended capability structure
1430 * within the device's PCI configuration space or 0 in case the device
1431 * does not support it.
1432 *
1433 * Possible values for @cap:
1434 *
1435 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1436 * %PCI_EXT_CAP_ID_VC Virtual Channel
1437 * %PCI_EXT_CAP_ID_DSN Device Serial Number
1438 * %PCI_EXT_CAP_ID_PWR Power Budgeting
1439 *
1440 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1441 *
1442 * @dev: PCI device to query
1443 * @cap: extended capability code
1444 * @return: extended capability address or 0 if not supported
1445 */
1446int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1447
Alex Marginean09467d32019-06-07 11:24:25 +03001448/**
1449 * dm_pci_flr() - Perform FLR if the device suppoorts it
1450 *
1451 * @dev: PCI device to reset
1452 * @return: 0 if OK, -ENOENT if FLR is not supported by dev
1453 */
1454int dm_pci_flr(struct udevice *dev);
1455
Simon Glassc5f053b2015-11-29 13:18:03 -07001456#define dm_pci_virt_to_bus(dev, addr, flags) \
1457 dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1458#define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1459 map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1460 (len), (map_flags))
1461
1462#define dm_pci_phys_to_mem(dev, addr) \
1463 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1464#define dm_pci_mem_to_phys(dev, addr) \
1465 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1466#define dm_pci_phys_to_io(dev, addr) \
1467 dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1468#define dm_pci_io_to_phys(dev, addr) \
1469 dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1470
1471#define dm_pci_virt_to_mem(dev, addr) \
1472 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1473#define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1474 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1475#define dm_pci_virt_to_io(dev, addr) \
Simon Glass0d0f8312016-03-06 19:27:53 -07001476 dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
Simon Glassc5f053b2015-11-29 13:18:03 -07001477#define dm_pci_io_to_virt(dev, addr, len, map_flags) \
Simon Glass0d0f8312016-03-06 19:27:53 -07001478 dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
Simon Glassc5f053b2015-11-29 13:18:03 -07001479
1480/**
Simon Glass70e0c582015-11-29 13:17:50 -07001481 * dm_pci_find_device() - find a device by vendor/device ID
1482 *
1483 * @vendor: Vendor ID
1484 * @device: Device ID
1485 * @index: 0 to find the first match, 1 for second, etc.
1486 * @devp: Returns pointer to the device, if found
1487 * @return 0 if found, -ve on error
1488 */
1489int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1490 struct udevice **devp);
1491
1492/**
Simon Glassb639d512015-11-29 13:17:52 -07001493 * dm_pci_find_class() - find a device by class
1494 *
1495 * @find_class: 3-byte (24-bit) class value to find
1496 * @index: 0 to find the first match, 1 for second, etc.
1497 * @devp: Returns pointer to the device, if found
1498 * @return 0 if found, -ve on error
1499 */
1500int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1501
1502/**
Simon Glassa51fd072019-09-21 14:32:41 -06001503 * struct pci_emul_uc_priv - holds info about an emulator device
1504 *
1505 * There is always at most one emulator per client
1506 *
1507 * @client: Client device if any, else NULL
1508 */
1509struct pci_emul_uc_priv {
1510 struct udevice *client;
1511};
1512
1513/**
Simon Glassd9e90bb2015-03-05 12:25:28 -07001514 * struct dm_pci_emul_ops - PCI device emulator operations
1515 */
1516struct dm_pci_emul_ops {
1517 /**
Simon Glassd9e90bb2015-03-05 12:25:28 -07001518 * read_config() - Read a PCI configuration value
1519 *
1520 * @dev: Emulated device to read from
1521 * @offset: Byte offset within the device's configuration space
1522 * @valuep: Place to put the returned value
1523 * @size: Access size
1524 * @return 0 if OK, -ve on error
1525 */
1526 int (*read_config)(struct udevice *dev, uint offset, ulong *valuep,
1527 enum pci_size_t size);
1528 /**
1529 * write_config() - Write a PCI configuration value
1530 *
1531 * @dev: Emulated device to write to
1532 * @offset: Byte offset within the device's configuration space
1533 * @value: Value to write
1534 * @size: Access size
1535 * @return 0 if OK, -ve on error
1536 */
1537 int (*write_config)(struct udevice *dev, uint offset, ulong value,
1538 enum pci_size_t size);
1539 /**
1540 * read_io() - Read a PCI I/O value
1541 *
1542 * @dev: Emulated device to read from
1543 * @addr: I/O address to read
1544 * @valuep: Place to put the returned value
1545 * @size: Access size
1546 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1547 * other -ve value on error
1548 */
1549 int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1550 enum pci_size_t size);
1551 /**
1552 * write_io() - Write a PCI I/O value
1553 *
1554 * @dev: Emulated device to write from
1555 * @addr: I/O address to write
1556 * @value: Value to write
1557 * @size: Access size
1558 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1559 * other -ve value on error
1560 */
1561 int (*write_io)(struct udevice *dev, unsigned int addr,
1562 ulong value, enum pci_size_t size);
1563 /**
1564 * map_physmem() - Map a device into sandbox memory
1565 *
1566 * @dev: Emulated device to map
1567 * @addr: Memory address, normally corresponding to a PCI BAR.
1568 * The device should have been configured to have a BAR
1569 * at this address.
1570 * @lenp: On entry, the size of the area to map, On exit it is
1571 * updated to the size actually mapped, which may be less
1572 * if the device has less space
1573 * @ptrp: Returns a pointer to the mapped address. The device's
1574 * space can be accessed as @lenp bytes starting here
1575 * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1576 * other -ve value on error
1577 */
1578 int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1579 unsigned long *lenp, void **ptrp);
1580 /**
1581 * unmap_physmem() - undo a memory mapping
1582 *
1583 * This must be called after map_physmem() to undo the mapping.
1584 * Some devices can use this to check what has been written into
1585 * their mapped memory and perform an operations they require on it.
1586 * In this way, map/unmap can be used as a sort of handshake between
1587 * the emulated device and its users.
1588 *
1589 * @dev: Emuated device to unmap
1590 * @vaddr: Mapped memory address, as passed to map_physmem()
1591 * @len: Size of area mapped, as returned by map_physmem()
1592 * @return 0 if OK, -ve on error
1593 */
1594 int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1595 unsigned long len);
1596};
1597
1598/* Get access to a PCI device emulator's operations */
1599#define pci_get_emul_ops(dev) ((struct dm_pci_emul_ops *)(dev)->driver->ops)
1600
1601/**
1602 * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1603 *
1604 * Searches for a suitable emulator for the given PCI bus device
1605 *
1606 * @bus: PCI bus to search
1607 * @find_devfn: PCI device and function address (PCI_DEVFN())
Bin Meng156bc6f2018-08-03 01:14:45 -07001608 * @containerp: Returns container device if found
Simon Glassd9e90bb2015-03-05 12:25:28 -07001609 * @emulp: Returns emulated device if found
1610 * @return 0 if found, -ENODEV if not found
1611 */
1612int sandbox_pci_get_emul(struct udevice *bus, pci_dev_t find_devfn,
Bin Meng156bc6f2018-08-03 01:14:45 -07001613 struct udevice **containerp, struct udevice **emulp);
Simon Glassd9e90bb2015-03-05 12:25:28 -07001614
Stefan Roesea74eb552019-01-25 11:52:42 +01001615/**
Simon Glassa51fd072019-09-21 14:32:41 -06001616 * sandbox_pci_get_client() - Find the client for an emulation device
1617 *
1618 * @emul: Emulation device to check
1619 * @devp: Returns the client device emulated by this device
1620 * @return 0 if OK, -ENOENT if the device has no client yet
1621 */
1622int sandbox_pci_get_client(struct udevice *emul, struct udevice **devp);
1623
Simon Glass318d71c2015-07-06 16:47:44 -06001624#endif /* CONFIG_DM_PCI */
1625
1626/**
1627 * PCI_DEVICE - macro used to describe a specific pci device
1628 * @vend: the 16 bit PCI Vendor ID
1629 * @dev: the 16 bit PCI Device ID
1630 *
1631 * This macro is used to create a struct pci_device_id that matches a
1632 * specific device. The subvendor and subdevice fields will be set to
1633 * PCI_ANY_ID.
1634 */
1635#define PCI_DEVICE(vend, dev) \
1636 .vendor = (vend), .device = (dev), \
1637 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1638
1639/**
1640 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1641 * @vend: the 16 bit PCI Vendor ID
1642 * @dev: the 16 bit PCI Device ID
1643 * @subvend: the 16 bit PCI Subvendor ID
1644 * @subdev: the 16 bit PCI Subdevice ID
1645 *
1646 * This macro is used to create a struct pci_device_id that matches a
1647 * specific device with subsystem information.
1648 */
1649#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1650 .vendor = (vend), .device = (dev), \
1651 .subvendor = (subvend), .subdevice = (subdev)
1652
1653/**
1654 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1655 * @dev_class: the class, subclass, prog-if triple for this device
1656 * @dev_class_mask: the class mask for this device
1657 *
1658 * This macro is used to create a struct pci_device_id that matches a
1659 * specific PCI class. The vendor, device, subvendor, and subdevice
1660 * fields will be set to PCI_ANY_ID.
1661 */
1662#define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1663 .class = (dev_class), .class_mask = (dev_class_mask), \
1664 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1665 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1666
1667/**
1668 * PCI_VDEVICE - macro used to describe a specific pci device in short form
1669 * @vend: the vendor name
1670 * @dev: the 16 bit PCI Device ID
1671 *
1672 * This macro is used to create a struct pci_device_id that matches a
1673 * specific PCI device. The subvendor, and subdevice fields will be set
1674 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1675 * private data.
1676 */
1677
1678#define PCI_VDEVICE(vend, dev) \
1679 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1680 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1681
1682/**
1683 * struct pci_driver_entry - Matches a driver to its pci_device_id list
1684 * @driver: Driver to use
1685 * @match: List of match records for this driver, terminated by {}
1686 */
1687struct pci_driver_entry {
1688 struct driver *driver;
1689 const struct pci_device_id *match;
1690};
1691
1692#define U_BOOT_PCI_DEVICE(__name, __match) \
1693 ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1694 .driver = llsym(struct driver, __name, driver), \
1695 .match = __match, \
1696 }
Simon Glassb94dc892015-03-05 12:25:25 -07001697
Paul Burton162116e2013-11-08 11:18:47 +00001698#endif /* __ASSEMBLY__ */
1699#endif /* _PCI_H */