wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2002 |
| 3 | * Frank Panno <fpanno@delphintech.com>, Delphin Technology AG |
| 4 | * |
| 5 | * This file is based on similar values for other boards found in other |
| 6 | * U-Boot config files, and some that I found in the EP8260 manual. |
| 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
| 27 | /* |
| 28 | * board/config.h - configuration options, board specific |
| 29 | * |
| 30 | * Note: my board is a "SBC 8260 H, V.1.1" |
| 31 | * - 64M 60x Bus SDRAM |
| 32 | * - 32M Local Bus SDRAM |
| 33 | * - 16M Flash (4 x AM29DL323DB90WDI) |
| 34 | * - 128k NVRAM with RTC |
| 35 | */ |
| 36 | |
| 37 | #ifndef __CONFIG_H |
| 38 | #define __CONFIG_H |
| 39 | |
| 40 | /* What is the oscillator's (UX2) frequency in Hz? */ |
| 41 | #define CONFIG_8260_CLKIN (66 * 1000 * 1000) |
| 42 | |
| 43 | /*----------------------------------------------------------------------- |
| 44 | * MODCK_H & MODCLK[1-3] - Ref: Section 9.2 in MPC8206 User Manual |
| 45 | *----------------------------------------------------------------------- |
| 46 | * What should MODCK_H be? It is dependent on the oscillator |
| 47 | * frequency, MODCK[1-3], and desired CPM and core frequencies. |
| 48 | * Here are some example values (all frequencies are in MHz): |
| 49 | * |
| 50 | * MODCK_H MODCK[1-3] Osc CPM Core |
| 51 | * ------- ---------- --- --- ---- |
| 52 | * 0x2 0x2 33 133 133 |
| 53 | * 0x2 0x3 33 133 166 |
| 54 | * 0x2 0x4 33 133 200 |
| 55 | * 0x2 0x5 33 133 233 |
| 56 | * 0x2 0x6 33 133 266 |
| 57 | * |
| 58 | * 0x5 0x5 66 133 133 |
| 59 | * 0x5 0x6 66 133 166 |
| 60 | * 0x5 0x7 66 133 200 * |
| 61 | * 0x6 0x0 66 133 233 |
| 62 | * 0x6 0x1 66 133 266 |
| 63 | * 0x6 0x2 66 133 300 |
| 64 | */ |
| 65 | #define CFG_SBC_MODCK_H 0x05 |
| 66 | |
| 67 | /* Define this if you want to boot from 0x00000100. If you don't define |
| 68 | * this, you will need to program the bootloader to 0xfff00000, and |
| 69 | * get the hardware reset config words at 0xfe000000. The simplest |
| 70 | * way to do that is to program the bootloader at both addresses. |
| 71 | * It is suggested that you just let U-Boot live at 0x00000000. |
| 72 | */ |
| 73 | /* #define CFG_SBC_BOOT_LOW 1 */ /* only for HRCW */ |
| 74 | /* #undef CFG_SBC_BOOT_LOW */ |
| 75 | |
| 76 | /* The reset command will not work as expected if the reset address does |
| 77 | * not point to the correct address. |
| 78 | */ |
| 79 | |
| 80 | #define CFG_RESET_ADDRESS 0xFFF00100 |
| 81 | |
| 82 | /* What should the base address of the main FLASH be and how big is |
| 83 | * it (in MBytes)? This must contain TEXT_BASE from board/ep8260/config.mk |
| 84 | * The main FLASH is whichever is connected to *CS0. U-Boot expects |
| 85 | * this to be the SIMM. |
| 86 | */ |
| 87 | #define CFG_FLASH0_BASE 0xFF000000 |
| 88 | #define CFG_FLASH0_SIZE 16 |
| 89 | |
| 90 | /* What should the base address of the secondary FLASH be and how big |
| 91 | * is it (in Mbytes)? The secondary FLASH is whichever is connected |
| 92 | * to *CS6. U-Boot expects this to be the on board FLASH. If you don't |
| 93 | * want it enabled, don't define these constants. |
| 94 | */ |
| 95 | #define CFG_FLASH1_BASE 0 |
| 96 | #define CFG_FLASH1_SIZE 0 |
| 97 | #undef CFG_FLASH1_BASE |
| 98 | #undef CFG_FLASH1_SIZE |
| 99 | |
| 100 | /* What should be the base address of SDRAM DIMM (60x bus) and how big is |
| 101 | * it (in Mbytes)? |
| 102 | */ |
| 103 | #define CFG_SDRAM0_BASE 0x00000000 |
| 104 | #define CFG_SDRAM0_SIZE 64 |
| 105 | |
| 106 | /* define CFG_LSDRAM if you want to enable the 32M SDRAM on the |
| 107 | * local bus (8260 local bus is NOT cacheable!) |
| 108 | */ |
| 109 | /* #define CFG_LSDRAM */ |
| 110 | #undef CFG_LSDRAM |
| 111 | |
| 112 | #ifdef CFG_LSDRAM |
| 113 | /* What should be the base address of SDRAM DIMM (local bus) and how big is |
| 114 | * it (in Mbytes)? |
| 115 | */ |
| 116 | #define CFG_SDRAM1_BASE 0x04000000 |
| 117 | #define CFG_SDRAM1_SIZE 32 |
| 118 | #else |
| 119 | #define CFG_SDRAM1_BASE 0 |
| 120 | #define CFG_SDRAM1_SIZE 0 |
| 121 | #undef CFG_SDRAM1_BASE |
| 122 | #undef CFG_SDRAM1_SIZE |
| 123 | #endif /* CFG_LSDRAM */ |
| 124 | |
| 125 | /* What should be the base address of NVRAM and how big is |
| 126 | * it (in Bytes) |
| 127 | */ |
| 128 | #define CFG_NVRAM_BASE_ADDR 0xFa080000 |
| 129 | #define CFG_NVRAM_SIZE (128*1024)-16 |
| 130 | |
| 131 | /* The RTC is a Dallas DS1556 |
| 132 | */ |
| 133 | #define CONFIG_RTC_DS1556 |
| 134 | |
| 135 | /* What should be the base address of the LEDs and switch S0? |
| 136 | * If you don't want them enabled, don't define this. |
| 137 | */ |
| 138 | #define CFG_LED_BASE 0x00000000 |
| 139 | #undef CFG_LED_BASE |
| 140 | |
| 141 | /* |
| 142 | * select serial console configuration |
| 143 | * |
| 144 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 145 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 146 | * for SCC). |
| 147 | * |
| 148 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 149 | * defined elsewhere. |
| 150 | */ |
| 151 | #define CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 152 | #undef CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 153 | #undef CONFIG_CONS_NONE /* define if console on neither */ |
| 154 | #define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */ |
| 155 | |
| 156 | /* |
| 157 | * select ethernet configuration |
| 158 | * |
| 159 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 160 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 161 | * for FCC) |
| 162 | * |
| 163 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
| 164 | * defined elsewhere (as for the console), or CFG_CMD_NET must be removed |
| 165 | * from CONFIG_COMMANDS to remove support for networking. |
| 166 | */ |
| 167 | #undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */ |
| 168 | #define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */ |
| 169 | #undef CONFIG_ETHER_NONE /* define if ethernet on neither */ |
| 170 | #define CONFIG_ETHER_INDEX 3 /* which SCC/FCC channel for ethernet */ |
| 171 | |
| 172 | #if ( CONFIG_ETHER_INDEX == 3 ) |
| 173 | |
| 174 | /* |
| 175 | * - Rx-CLK is CLK15 |
| 176 | * - Tx-CLK is CLK16 |
| 177 | * - RAM for BD/Buffers is on the local Bus (see 28-13) |
| 178 | * - Enable Half Duplex in FSMR |
| 179 | */ |
| 180 | # define CFG_CMXFCR_MASK (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK) |
| 181 | # define CFG_CMXFCR_VALUE (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16) |
| 182 | |
| 183 | /* |
| 184 | * - RAM for BD/Buffers is on the local Bus (see 28-13) |
| 185 | */ |
| 186 | #ifdef CFG_LSDRAM |
| 187 | #define CFG_CPMFCR_RAMTYPE 3 |
| 188 | #else /* CFG_LSDRAM */ |
| 189 | #define CFG_CPMFCR_RAMTYPE 0 |
| 190 | #endif /* CFG_LSDRAM */ |
| 191 | |
| 192 | /* - Enable Half Duplex in FSMR */ |
| 193 | /* # define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) */ |
| 194 | # define CFG_FCC_PSMR 0 |
| 195 | |
| 196 | #else /* CONFIG_ETHER_INDEX */ |
| 197 | # error "on EP8260 ethernet must be FCC3" |
| 198 | #endif /* CONFIG_ETHER_INDEX */ |
| 199 | |
| 200 | /* |
| 201 | * select i2c support configuration |
| 202 | * |
| 203 | * Supported configurations are {none, software, hardware} drivers. |
| 204 | * If the software driver is chosen, there are some additional |
| 205 | * configuration items that the driver uses to drive the port pins. |
| 206 | */ |
| 207 | #undef CONFIG_HARD_I2C /* I2C with hardware support */ |
| 208 | #define CONFIG_SOFT_I2C 1 /* I2C bit-banged */ |
| 209 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 210 | #define CFG_I2C_SLAVE 0x7F |
| 211 | |
| 212 | /* |
| 213 | * Software (bit-bang) I2C driver configuration |
| 214 | */ |
| 215 | #ifdef CONFIG_SOFT_I2C |
| 216 | #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ |
| 217 | #define I2C_ACTIVE (iop->pdir |= 0x00010000) |
| 218 | #define I2C_TRISTATE (iop->pdir &= ~0x00010000) |
| 219 | #define I2C_READ ((iop->pdat & 0x00010000) != 0) |
| 220 | #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ |
| 221 | else iop->pdat &= ~0x00010000 |
| 222 | #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ |
| 223 | else iop->pdat &= ~0x00020000 |
| 224 | #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ |
| 225 | #endif /* CONFIG_SOFT_I2C */ |
| 226 | |
| 227 | /* #define CONFIG_RTC_DS174x */ |
| 228 | |
| 229 | /* Define this to reserve an entire FLASH sector (256 KB) for |
| 230 | * environment variables. Otherwise, the environment will be |
| 231 | * put in the same sector as U-Boot, and changing variables |
| 232 | * will erase U-Boot temporarily |
| 233 | */ |
| 234 | #define CFG_ENV_IN_OWN_SECT |
| 235 | |
| 236 | /* Define to allow the user to overwrite serial and ethaddr */ |
| 237 | #define CONFIG_ENV_OVERWRITE |
| 238 | |
| 239 | /* What should the console's baud rate be? */ |
| 240 | /* #define CONFIG_BAUDRATE 57600 */ |
| 241 | #define CONFIG_BAUDRATE 115200 |
| 242 | |
| 243 | /* Ethernet MAC address */ |
| 244 | #define CONFIG_ETHADDR 00:10:EC:00:30:8C |
| 245 | |
| 246 | #define CONFIG_IPADDR 192.168.254.130 |
| 247 | #define CONFIG_SERVERIP 192.168.254.49 |
| 248 | |
| 249 | /* Set to a positive value to delay for running BOOTCOMMAND */ |
| 250 | #define CONFIG_BOOTDELAY -1 |
| 251 | |
| 252 | /* undef this to save memory */ |
| 253 | #define CFG_LONGHELP |
| 254 | |
| 255 | /* Monitor Command Prompt */ |
| 256 | #define CFG_PROMPT "=> " |
| 257 | |
| 258 | /* Define this variable to enable the "hush" shell (from |
| 259 | Busybox) as command line interpreter, thus enabling |
| 260 | powerful command line syntax like |
| 261 | if...then...else...fi conditionals or `&&' and '||' |
| 262 | constructs ("shell scripts"). |
| 263 | If undefined, you get the old, much simpler behaviour |
| 264 | with a somewhat smapper memory footprint. |
| 265 | */ |
| 266 | #define CFG_HUSH_PARSER |
| 267 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 268 | |
| 269 | /* What U-Boot subsytems do you want enabled? */ |
| 270 | /* |
| 271 | */ |
| 272 | #define CONFIG_COMMANDS ( CFG_CMD_ALL & \ |
| 273 | ~CFG_CMD_BSP & \ |
| 274 | ~CFG_CMD_DCR & \ |
| 275 | ~CFG_CMD_DHCP & \ |
| 276 | ~CFG_CMD_DOC & \ |
| 277 | ~CFG_CMD_EEPROM & \ |
| 278 | ~CFG_CMD_FDC & \ |
wdenk | 591dda5 | 2002-11-18 00:14:45 +0000 | [diff] [blame] | 279 | ~CFG_CMD_FDOS & \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 280 | ~CFG_CMD_HWFLOW & \ |
| 281 | ~CFG_CMD_IDE & \ |
| 282 | ~CFG_CMD_JFFS2 & \ |
| 283 | ~CFG_CMD_KGDB & \ |
| 284 | ~CFG_CMD_MII & \ |
wdenk | 1adff3d | 2003-03-26 11:42:53 +0000 | [diff] [blame^] | 285 | ~CFG_CMD_NAND & \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 286 | ~CFG_CMD_PCI & \ |
| 287 | ~CFG_CMD_PCMCIA & \ |
| 288 | ~CFG_CMD_SCSI & \ |
wdenk | 2582f6b | 2002-11-11 21:14:20 +0000 | [diff] [blame] | 289 | ~CFG_CMD_SPI & \ |
wdenk | 5b1d713 | 2002-11-03 00:07:02 +0000 | [diff] [blame] | 290 | ~CFG_CMD_USB & \ |
| 291 | ~CFG_CMD_VFD & \ |
| 292 | ~CFG_CMD_DTT ) |
| 293 | |
| 294 | /* Where do the internal registers live? */ |
| 295 | #define CFG_IMMR 0xF0000000 |
| 296 | #define CFG_DEFAULT_IMMR 0x00010000 |
| 297 | |
| 298 | /* Where do the on board registers (CS4) live? */ |
| 299 | #define CFG_REGS_BASE 0xFA000000 |
| 300 | |
| 301 | /***************************************************************************** |
| 302 | * |
| 303 | * You should not have to modify any of the following settings |
| 304 | * |
| 305 | *****************************************************************************/ |
| 306 | |
| 307 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 308 | #define CONFIG_EP8260 11 /* on an Embedded Planet EP8260 Board, Rev. 11 */ |
| 309 | |
| 310 | #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */ |
| 311 | |
| 312 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 313 | #include <cmd_confdefs.h> |
| 314 | |
| 315 | /* |
| 316 | * Miscellaneous configurable options |
| 317 | */ |
| 318 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 319 | # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 320 | #else |
| 321 | # define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 322 | #endif |
| 323 | |
| 324 | /* Print Buffer Size */ |
| 325 | #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT)+16) |
| 326 | |
| 327 | #define CFG_MAXARGS 8 /* max number of command args */ |
| 328 | |
| 329 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 330 | |
| 331 | #ifdef CFG_LSDRAM |
| 332 | #define CFG_MEMTEST_START 0x04000000 /* memtest works on */ |
| 333 | #define CFG_MEMTEST_END 0x06000000 /* 64-96 MB in SDRAM */ |
| 334 | #else |
| 335 | #define CFG_MEMTEST_START 0x00000000 /* memtest works on */ |
| 336 | #define CFG_MEMTEST_END 0x02000000 /* 0-32 MB in SDRAM */ |
| 337 | #endif /* CFG_LSDRAM */ |
| 338 | |
| 339 | #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */ |
| 340 | |
| 341 | #define CFG_LOAD_ADDR 0x00100000 /* default load address */ |
| 342 | #define CFG_TFTP_LOADADDR 0x00100000 /* default load address for network file downloads */ |
| 343 | |
| 344 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 345 | |
| 346 | /* valid baudrates */ |
| 347 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 348 | |
| 349 | /* |
| 350 | * Low Level Configuration Settings |
| 351 | * (address mappings, register initial values, etc.) |
| 352 | * You should know what you are doing if you make changes here. |
| 353 | */ |
| 354 | |
| 355 | #define CFG_FLASH_BASE CFG_FLASH0_BASE |
| 356 | #define CFG_SDRAM_BASE CFG_SDRAM0_BASE |
| 357 | |
| 358 | /*----------------------------------------------------------------------- |
| 359 | * Hard Reset Configuration Words |
| 360 | */ |
| 361 | |
| 362 | #if defined(CFG_SBC_BOOT_LOW) |
| 363 | # define CFG_SBC_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS) |
| 364 | #else |
| 365 | # define CFG_SBC_HRCW_BOOT_FLAGS (0x00000000) |
| 366 | #endif /* defined(CFG_SBC_BOOT_LOW) */ |
| 367 | |
| 368 | /* get the HRCW ISB field from CFG_IMMR */ |
| 369 | /* |
| 370 | #define CFG_SBC_HRCW_IMMR ( ((CFG_IMMR & 0x10000000) >> 10) |\ |
| 371 | ((CFG_IMMR & 0x01000000) >> 7) |\ |
| 372 | ((CFG_IMMR & 0x00100000) >> 4) ) |
| 373 | |
| 374 | #define CFG_HRCW_MASTER (HRCW_EBM |\ |
| 375 | HRCW_L2CPC01 |\ |
| 376 | CFG_SBC_HRCW_IMMR |\ |
| 377 | HRCW_APPC10 |\ |
| 378 | HRCW_CS10PC01 |\ |
| 379 | HRCW_MODCK_H0101 |\ |
| 380 | CFG_SBC_HRCW_BOOT_FLAGS) |
| 381 | */ |
| 382 | #define CFG_HRCW_MASTER 0x10400245 |
| 383 | |
| 384 | /* no slaves */ |
| 385 | #define CFG_HRCW_SLAVE1 0 |
| 386 | #define CFG_HRCW_SLAVE2 0 |
| 387 | #define CFG_HRCW_SLAVE3 0 |
| 388 | #define CFG_HRCW_SLAVE4 0 |
| 389 | #define CFG_HRCW_SLAVE5 0 |
| 390 | #define CFG_HRCW_SLAVE6 0 |
| 391 | #define CFG_HRCW_SLAVE7 0 |
| 392 | |
| 393 | /*----------------------------------------------------------------------- |
| 394 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 395 | */ |
| 396 | #define CFG_INIT_RAM_ADDR CFG_IMMR |
| 397 | #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */ |
| 398 | #define CFG_GBL_DATA_SIZE 128 /* bytes reserved for initial data */ |
| 399 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 400 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 401 | |
| 402 | /*----------------------------------------------------------------------- |
| 403 | * Start addresses for the final memory configuration |
| 404 | * (Set up by the startup code) |
| 405 | * Please note that CFG_SDRAM_BASE _must_ start at 0 |
| 406 | * Note also that the logic that sets CFG_RAMBOOT is platform dependent. |
| 407 | */ |
| 408 | #define CFG_MONITOR_BASE TEXT_BASE |
| 409 | |
| 410 | |
| 411 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 412 | # define CFG_RAMBOOT |
| 413 | #endif |
| 414 | |
| 415 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 416 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
| 417 | |
| 418 | /* |
| 419 | * For booting Linux, the board info and command line data |
| 420 | * have to be in the first 8 MB of memory, since this is |
| 421 | * the maximum mapped by the Linux kernel during initialization. |
| 422 | */ |
| 423 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 424 | |
| 425 | /*----------------------------------------------------------------------- |
| 426 | * FLASH and environment organization |
| 427 | */ |
| 428 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 429 | #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */ |
| 430 | |
| 431 | #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */ |
| 432 | #define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */ |
| 433 | |
| 434 | #ifndef CFG_RAMBOOT |
| 435 | # define CFG_ENV_IS_IN_FLASH 1 |
| 436 | |
| 437 | # ifdef CFG_ENV_IN_OWN_SECT |
| 438 | # define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) |
| 439 | # define CFG_ENV_SECT_SIZE 0x40000 |
| 440 | # else |
| 441 | # define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN - CFG_ENV_SECT_SIZE) |
| 442 | # define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
| 443 | # define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */ |
| 444 | # endif /* CFG_ENV_IN_OWN_SECT */ |
| 445 | #else |
| 446 | # define CFG_ENV_IS_IN_NVRAM 1 |
| 447 | # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) |
| 448 | # define CFG_ENV_SIZE 0x200 |
| 449 | #endif /* CFG_RAMBOOT */ |
| 450 | |
| 451 | /*----------------------------------------------------------------------- |
| 452 | * Cache Configuration |
| 453 | */ |
| 454 | #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
| 455 | |
| 456 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 457 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 458 | #endif |
| 459 | |
| 460 | /*----------------------------------------------------------------------- |
| 461 | * HIDx - Hardware Implementation-dependent Registers 2-11 |
| 462 | *----------------------------------------------------------------------- |
| 463 | * HID0 also contains cache control - initially enable both caches and |
| 464 | * invalidate contents, then the final state leaves only the instruction |
| 465 | * cache enabled. Note that Power-On and Hard reset invalidate the caches, |
| 466 | * but Soft reset does not. |
| 467 | * |
| 468 | * HID1 has only read-only information - nothing to set. |
| 469 | */ |
| 470 | #define CFG_HID0_INIT (HID0_ICE |\ |
| 471 | HID0_DCE |\ |
| 472 | HID0_ICFI |\ |
| 473 | HID0_DCI |\ |
| 474 | HID0_IFEM |\ |
| 475 | HID0_ABE) |
| 476 | #ifdef CFG_LSDRAM |
| 477 | /* 8260 local bus is NOT cacheable */ |
| 478 | #define CFG_HID0_FINAL (/*HID0_ICE |*/\ |
| 479 | HID0_IFEM |\ |
| 480 | HID0_ABE |\ |
| 481 | HID0_EMCP) |
| 482 | #else /* !CFG_LSDRAM */ |
| 483 | #define CFG_HID0_FINAL (HID0_ICE |\ |
| 484 | HID0_IFEM |\ |
| 485 | HID0_ABE |\ |
| 486 | HID0_EMCP) |
| 487 | #endif /* CFG_LSDRAM */ |
| 488 | |
| 489 | #define CFG_HID2 0 |
| 490 | |
| 491 | /*----------------------------------------------------------------------- |
| 492 | * RMR - Reset Mode Register |
| 493 | *----------------------------------------------------------------------- |
| 494 | */ |
| 495 | #define CFG_RMR 0 |
| 496 | |
| 497 | /*----------------------------------------------------------------------- |
| 498 | * BCR - Bus Configuration 4-25 |
| 499 | *----------------------------------------------------------------------- |
| 500 | */ |
| 501 | /*#define CFG_BCR (BCR_EBM |\ |
| 502 | BCR_PLDP |\ |
| 503 | BCR_EAV |\ |
| 504 | BCR_NPQM1) |
| 505 | */ |
| 506 | #define CFG_BCR 0x80C08000 |
| 507 | /*----------------------------------------------------------------------- |
| 508 | * SIUMCR - SIU Module Configuration 4-31 |
| 509 | *----------------------------------------------------------------------- |
| 510 | */ |
| 511 | |
| 512 | #define CFG_SIUMCR (SIUMCR_L2CPC01 |\ |
| 513 | SIUMCR_APPC10 |\ |
| 514 | SIUMCR_CS10PC01) |
| 515 | |
| 516 | |
| 517 | /*----------------------------------------------------------------------- |
| 518 | * SYPCR - System Protection Control 11-9 |
| 519 | * SYPCR can only be written once after reset! |
| 520 | *----------------------------------------------------------------------- |
| 521 | * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable |
| 522 | */ |
| 523 | #ifdef CFG_LSDRAM |
| 524 | #define CFG_SYPCR (SYPCR_SWTC |\ |
| 525 | SYPCR_BMT |\ |
| 526 | SYPCR_PBME |\ |
| 527 | SYPCR_LBME |\ |
| 528 | SYPCR_SWP) |
| 529 | #else |
| 530 | #define CFG_SYPCR (SYPCR_SWTC |\ |
| 531 | SYPCR_BMT |\ |
| 532 | SYPCR_PBME |\ |
| 533 | SYPCR_SWP) |
| 534 | #endif |
| 535 | /*----------------------------------------------------------------------- |
| 536 | * TMCNTSC - Time Counter Status and Control 4-40 |
| 537 | *----------------------------------------------------------------------- |
| 538 | * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, |
| 539 | * and enable Time Counter |
| 540 | */ |
| 541 | #define CFG_TMCNTSC (TMCNTSC_SEC |\ |
| 542 | TMCNTSC_ALR |\ |
| 543 | TMCNTSC_TCF |\ |
| 544 | TMCNTSC_TCE) |
| 545 | |
| 546 | /*----------------------------------------------------------------------- |
| 547 | * PISCR - Periodic Interrupt Status and Control 4-42 |
| 548 | *----------------------------------------------------------------------- |
| 549 | * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable |
| 550 | * Periodic timer |
| 551 | */ |
| 552 | /*#define CFG_PISCR (PISCR_PS |\ |
| 553 | PISCR_PTF |\ |
| 554 | PISCR_PTE)*/ |
| 555 | #define CFG_PISCR 0 |
| 556 | /*----------------------------------------------------------------------- |
| 557 | * SCCR - System Clock Control 9-8 |
| 558 | *----------------------------------------------------------------------- |
| 559 | */ |
| 560 | #define CFG_SCCR (SCCR_DFBRG01) |
| 561 | |
| 562 | /*----------------------------------------------------------------------- |
| 563 | * RCCR - RISC Controller Configuration 13-7 |
| 564 | *----------------------------------------------------------------------- |
| 565 | */ |
| 566 | #define CFG_RCCR 0 |
| 567 | |
| 568 | /*----------------------------------------------------------------------- |
| 569 | * MPTPR - Memory Refresh Timer Prescale Register 10-32 |
| 570 | *----------------------------------------------------------------------- |
| 571 | */ |
| 572 | #define CFG_MPTPR (0x0A00 & MPTPR_PTP_MSK) |
| 573 | |
| 574 | /* |
| 575 | * Init Memory Controller: |
| 576 | * |
| 577 | * Bank Bus Machine PortSz Device |
| 578 | * ---- --- ------- ------ ------ |
| 579 | * 0 60x GPCM 64 bit FLASH (BGA - 16MB AMD AM29DL323DB90WDI) |
| 580 | * 1 60x SDRAM 64 bit SDRAM (BGA - 64MB Micron 48LC8M16A2TG) |
| 581 | * 2 Local SDRAM 32 bit SDRAM (BGA - 32MB Micron 48LC8M16A2TG) |
| 582 | * 3 unused |
| 583 | * 4 60x GPCM 8 bit Board Regs, NVRTC |
| 584 | * 5 unused |
| 585 | * 6 unused |
| 586 | * 7 unused |
| 587 | * 8 PCMCIA |
| 588 | * 9 unused |
| 589 | * 10 unused |
| 590 | * 11 unused |
| 591 | */ |
| 592 | |
| 593 | /*----------------------------------------------------------------------- |
| 594 | * BRx - Base Register |
| 595 | * Ref: Section 10.3.1 on page 10-14 |
| 596 | * ORx - Option Register |
| 597 | * Ref: Section 10.3.2 on page 10-18 |
| 598 | *----------------------------------------------------------------------- |
| 599 | */ |
| 600 | |
| 601 | /* Bank 0 - FLASH |
| 602 | * |
| 603 | */ |
| 604 | #define CFG_BR0_PRELIM ((CFG_FLASH0_BASE & BRx_BA_MSK) |\ |
| 605 | BRx_PS_64 |\ |
| 606 | BRx_DECC_NONE |\ |
| 607 | BRx_MS_GPCM_P |\ |
| 608 | BRx_V) |
| 609 | |
| 610 | #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH0_SIZE) |\ |
| 611 | ORxG_CSNT |\ |
| 612 | ORxG_ACS_DIV1 |\ |
| 613 | ORxG_SCY_6_CLK |\ |
| 614 | ORxG_EHTR) |
| 615 | |
| 616 | /* Bank 1 - SDRAM |
| 617 | * PSDRAM |
| 618 | */ |
| 619 | #define CFG_BR1_PRELIM ((CFG_SDRAM0_BASE & BRx_BA_MSK) |\ |
| 620 | BRx_PS_64 |\ |
| 621 | BRx_MS_SDRAM_P |\ |
| 622 | BRx_V) |
| 623 | |
| 624 | #define CFG_OR1_PRELIM (MEG_TO_AM(CFG_SDRAM0_SIZE) |\ |
| 625 | ORxS_BPD_4 |\ |
| 626 | ORxS_ROWST_PBI1_A6 |\ |
| 627 | ORxS_NUMR_12) |
| 628 | |
| 629 | #define CFG_PSDMR 0xC34E2462 |
| 630 | #define CFG_PSRT 0x64 |
| 631 | |
| 632 | |
| 633 | #ifdef CFG_LSDRAM |
| 634 | /* Bank 2 - SDRAM |
| 635 | * LSDRAM |
| 636 | */ |
| 637 | |
| 638 | #define CFG_BR2_PRELIM ((CFG_SDRAM1_BASE & BRx_BA_MSK) |\ |
| 639 | BRx_PS_32 |\ |
| 640 | BRx_MS_SDRAM_L |\ |
| 641 | BRx_V) |
| 642 | |
| 643 | #define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM1_SIZE) |\ |
| 644 | ORxS_BPD_4 |\ |
| 645 | ORxS_ROWST_PBI0_A9 |\ |
| 646 | ORxS_NUMR_12) |
| 647 | |
| 648 | #define CFG_LSDMR 0x416A2562 |
| 649 | #define CFG_LSRT 0x64 |
| 650 | #else |
| 651 | #define CFG_LSRT 0x0 |
| 652 | #endif /* CFG_LSDRAM */ |
| 653 | |
| 654 | /* Bank 4 - On board registers |
| 655 | * NVRTC and BCSR |
| 656 | */ |
| 657 | #define CFG_BR4_PRELIM ((CFG_REGS_BASE & BRx_BA_MSK) |\ |
| 658 | BRx_PS_8 |\ |
| 659 | BRx_MS_GPCM_P |\ |
| 660 | BRx_V) |
| 661 | /* |
| 662 | #define CFG_OR4_PRELIM (ORxG_AM_MSK |\ |
| 663 | ORxG_CSNT |\ |
| 664 | ORxG_ACS_DIV1 |\ |
| 665 | ORxG_SCY_10_CLK |\ |
| 666 | ORxG_TRLX) |
| 667 | */ |
| 668 | #define CFG_OR4_PRELIM 0xfff00854 |
| 669 | |
| 670 | /* Bank 8 - On board registers |
| 671 | * PCMCIA (currently not working!) |
| 672 | */ |
| 673 | #define CFG_BR8_PRELIM ((CFG_REGS_BASE & BRx_BA_MSK) |\ |
| 674 | BRx_PS_16 |\ |
| 675 | BRx_MS_GPCM_P |\ |
| 676 | BRx_V) |
| 677 | |
| 678 | #define CFG_OR8_PRELIM (ORxG_AM_MSK |\ |
| 679 | ORxG_CSNT |\ |
| 680 | ORxG_ACS_DIV1 |\ |
| 681 | ORxG_SETA |\ |
| 682 | ORxG_SCY_10_CLK) |
| 683 | |
| 684 | /* |
| 685 | * Internal Definitions |
| 686 | * |
| 687 | * Boot Flags |
| 688 | */ |
| 689 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 690 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 691 | |
| 692 | #endif /* __CONFIG_H */ |