wdenk | b666c8f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001 |
| 3 | * Stuart Hughes <stuarth@lineo.com> |
| 4 | * This file is based on similar values for other boards found in other |
| 5 | * U-Boot config files, and some that I found in the mpc8260ads manual. |
| 6 | * |
| 7 | * Note: my board is a PILOT rev. |
| 8 | * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address. |
| 9 | * |
| 10 | * See file CREDITS for list of people who contributed to this |
| 11 | * project. |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License as |
| 15 | * published by the Free Software Foundation; either version 2 of |
| 16 | * the License, or (at your option) any later version. |
| 17 | * |
| 18 | * This program is distributed in the hope that it will be useful, |
| 19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 21 | * GNU General Public License for more details. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License |
| 24 | * along with this program; if not, write to the Free Software |
| 25 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 26 | * MA 02111-1307 USA |
| 27 | */ |
| 28 | |
| 29 | /* |
| 30 | * Config header file for a MPC8260ADS Pilot 16M Ram Simm, 8Mbytes Flash Simm |
| 31 | */ |
| 32 | |
| 33 | #ifndef __CONFIG_H |
| 34 | #define __CONFIG_H |
| 35 | |
| 36 | /* |
| 37 | * High Level Configuration Options |
| 38 | * (easy to change) |
| 39 | */ |
| 40 | |
| 41 | #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */ |
| 42 | #define CONFIG_MPC8260ADS 1 /* ...on motorola ads board */ |
| 43 | |
| 44 | #define CONFIG_BOARD_PRE_INIT 1 /* Call board_pre_init */ |
| 45 | |
| 46 | /* allow serial and ethaddr to be overwritten */ |
| 47 | #define CONFIG_ENV_OVERWRITE |
| 48 | |
| 49 | /* |
| 50 | * select serial console configuration |
| 51 | * |
| 52 | * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then |
| 53 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 |
| 54 | * for SCC). |
| 55 | * |
| 56 | * if CONFIG_CONS_NONE is defined, then the serial console routines must |
| 57 | * defined elsewhere (for example, on the cogent platform, there are serial |
| 58 | * ports on the motherboard which are used for the serial console - see |
| 59 | * cogent/cma101/serial.[ch]). |
| 60 | */ |
| 61 | #undef CONFIG_CONS_ON_SMC /* define if console on SMC */ |
| 62 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 63 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
| 64 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 65 | |
| 66 | /* |
| 67 | * select ethernet configuration |
| 68 | * |
| 69 | * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then |
| 70 | * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3 |
| 71 | * for FCC) |
| 72 | * |
| 73 | * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be |
| 74 | * defined elsewhere (as for the console), or CFG_CMD_NET must be removed |
| 75 | * from CONFIG_COMMANDS to remove support for networking. |
| 76 | */ |
| 77 | #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ |
| 78 | #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ |
| 79 | #undef CONFIG_ETHER_NONE /* define if ether on something else */ |
| 80 | #define CONFIG_ETHER_INDEX 2 /* which channel for ether */ |
| 81 | |
| 82 | #if (CONFIG_ETHER_INDEX == 2) |
| 83 | |
| 84 | /* |
| 85 | * - Rx-CLK is CLK13 |
| 86 | * - Tx-CLK is CLK14 |
| 87 | * - Select bus for bd/buffers (see 28-13) |
| 88 | * - Half duplex |
| 89 | */ |
| 90 | # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
| 91 | # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) |
| 92 | # define CFG_CPMFCR_RAMTYPE 0 |
| 93 | # define CFG_FCC_PSMR 0 |
| 94 | |
| 95 | #endif /* CONFIG_ETHER_INDEX */ |
| 96 | |
| 97 | /* other options */ |
| 98 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
| 99 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 100 | #define CFG_I2C_SLAVE 0x7F |
| 101 | #define CFG_I2C_EEPROM_ADDR_LEN 1 |
| 102 | |
| 103 | /*----------------------------------------------------------------------- |
| 104 | * Definitions for Serial Presence Detect EEPROM address |
| 105 | * (to get SDRAM settings) |
| 106 | */ |
| 107 | #define SPD_EEPROM_ADDRESS 0x50 |
| 108 | |
| 109 | |
| 110 | #define CONFIG_8260_CLKIN 66666666 /* in Hz */ |
| 111 | #define CONFIG_BAUDRATE 115200 |
| 112 | |
| 113 | |
| 114 | #define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \ |
| 115 | CFG_CMD_BEDBUG | \ |
| 116 | CFG_CMD_BSP | \ |
| 117 | CFG_CMD_DATE | \ |
| 118 | CFG_CMD_DOC | \ |
| 119 | CFG_CMD_DTT | \ |
| 120 | CFG_CMD_EEPROM | \ |
| 121 | CFG_CMD_ELF | \ |
| 122 | CFG_CMD_FDC | \ |
| 123 | CFG_CMD_FDOS | \ |
| 124 | CFG_CMD_HWFLOW | \ |
| 125 | CFG_CMD_IDE | \ |
| 126 | CFG_CMD_JFFS2 | \ |
| 127 | CFG_CMD_KGDB | \ |
wdenk | 1adff3d | 2003-03-26 11:42:53 +0000 | [diff] [blame^] | 128 | CFG_CMD_NAND | \ |
wdenk | b666c8f | 2003-03-06 00:58:30 +0000 | [diff] [blame] | 129 | CFG_CMD_MII | \ |
| 130 | CFG_CMD_PCI | \ |
| 131 | CFG_CMD_PCMCIA | \ |
| 132 | CFG_CMD_SCSI | \ |
| 133 | CFG_CMD_SPI | \ |
| 134 | CFG_CMD_VFD | \ |
| 135 | CFG_CMD_USB ) ) |
| 136 | |
| 137 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 138 | #include <cmd_confdefs.h> |
| 139 | |
| 140 | |
| 141 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 142 | #define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */ |
| 143 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 144 | |
| 145 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 146 | #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
| 147 | #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ |
| 148 | #undef CONFIG_KGDB_NONE /* define if kgdb on something else */ |
| 149 | #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */ |
| 150 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */ |
| 151 | #endif |
| 152 | |
| 153 | #undef CONFIG_WATCHDOG /* disable platform specific watchdog */ |
| 154 | |
| 155 | /* |
| 156 | * Miscellaneous configurable options |
| 157 | */ |
| 158 | #define CFG_LONGHELP /* undef to save memory */ |
| 159 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 160 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 161 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 162 | #else |
| 163 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 164 | #endif |
| 165 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 166 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 167 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 168 | |
| 169 | #define CFG_MEMTEST_START 0x00100000 /* memtest works on */ |
| 170 | #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
| 171 | |
| 172 | #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */ |
| 173 | /* for versions < 2.4.5-pre5 */ |
| 174 | |
| 175 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 176 | |
| 177 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 178 | |
| 179 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
| 180 | |
| 181 | #define CFG_FLASH_BASE 0xff800000 |
| 182 | #define FLASH_BASE 0xff800000 |
| 183 | #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 184 | #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */ |
| 185 | #define CFG_FLASH_SIZE 8 |
| 186 | #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */ |
| 187 | #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */ |
| 188 | |
| 189 | #undef CFG_FLASH_CHECKSUM |
| 190 | |
| 191 | /* this is stuff came out of the Motorola docs */ |
| 192 | /* Only change this if you also change the Hardware configuration Word */ |
| 193 | #define CFG_DEFAULT_IMMR 0x0F010000 |
| 194 | |
| 195 | /* |
| 196 | #define CFG_IMMR 0x04700000 |
| 197 | #define CFG_BCSR 0x04500000 |
| 198 | */ |
| 199 | |
| 200 | /* Set IMMR to 0xF0000000 or above to boot Linux */ |
| 201 | #define CFG_IMMR 0xF0000000 |
| 202 | #define CFG_BCSR 0x04500000 |
| 203 | |
| 204 | /* Define CONFIG_VERY_BIG_RAM to allow use of SDRAMs larger than 256MBytes |
| 205 | */ |
| 206 | /*#define CONFIG_VERY_BIG_RAM 1*/ |
| 207 | |
| 208 | /* What should be the base address of SDRAM DIMM and how big is |
| 209 | * it (in Mbytes)? This will normally auto-configure via the SPD. |
| 210 | */ |
| 211 | #define CFG_SDRAM_BASE 0x00000000 |
| 212 | #define CFG_SDRAM_SIZE 16 |
| 213 | |
| 214 | #define SDRAM_SPD_ADDR 0x50 |
| 215 | |
| 216 | |
| 217 | /*----------------------------------------------------------------------- |
| 218 | * BR2,BR3 - Base Register |
| 219 | * Ref: Section 10.3.1 on page 10-14 |
| 220 | * OR2,OR3 - Option Register |
| 221 | * Ref: Section 10.3.2 on page 10-16 |
| 222 | *----------------------------------------------------------------------- |
| 223 | */ |
| 224 | |
| 225 | /* Bank 2,3 - SDRAM DIMM |
| 226 | */ |
| 227 | |
| 228 | /* The BR2 is configured as follows: |
| 229 | * |
| 230 | * - Base address of 0x00000000 |
| 231 | * - 64 bit port size (60x bus only) |
| 232 | * - Data errors checking is disabled |
| 233 | * - Read and write access |
| 234 | * - SDRAM 60x bus |
| 235 | * - Access are handled by the memory controller according to MSEL |
| 236 | * - Not used for atomic operations |
| 237 | * - No data pipelining is done |
| 238 | * - Valid |
| 239 | */ |
| 240 | #define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\ |
| 241 | BRx_PS_64 |\ |
| 242 | BRx_MS_SDRAM_P |\ |
| 243 | BRx_V) |
| 244 | |
| 245 | #define CFG_BR3_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\ |
| 246 | BRx_PS_64 |\ |
| 247 | BRx_MS_SDRAM_P |\ |
| 248 | BRx_V) |
| 249 | |
| 250 | /* With a 64 MB DIMM, the OR2 is configured as follows: |
| 251 | * |
| 252 | * - 64 MB |
| 253 | * - 4 internal banks per device |
| 254 | * - Row start address bit is A8 with PSDMR[PBI] = 0 |
| 255 | * - 12 row address lines |
| 256 | * - Back-to-back page mode |
| 257 | * - Internal bank interleaving within save device enabled |
| 258 | */ |
| 259 | #if (CFG_SDRAM_SIZE == 64) |
| 260 | #define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM_SIZE) |\ |
| 261 | ORxS_BPD_4 |\ |
| 262 | ORxS_ROWST_PBI0_A8 |\ |
| 263 | ORxS_NUMR_12) |
| 264 | #elif (CFG_SDRAM_SIZE == 16) |
| 265 | #define CFG_OR2_PRELIM (0xFF000CA0) |
| 266 | #else |
| 267 | #error "INVALID SDRAM CONFIGURATION" |
| 268 | #endif |
| 269 | |
| 270 | /*----------------------------------------------------------------------- |
| 271 | * PSDMR - 60x Bus SDRAM Mode Register |
| 272 | * Ref: Section 10.3.3 on page 10-21 |
| 273 | *----------------------------------------------------------------------- |
| 274 | */ |
| 275 | |
| 276 | #if (CFG_SDRAM_SIZE == 64) |
| 277 | /* With a 64 MB DIMM, the PSDMR is configured as follows: |
| 278 | * |
| 279 | * - Bank Based Interleaving, |
| 280 | * - Refresh Enable, |
| 281 | * - Address Multiplexing where A5 is output on A14 pin |
| 282 | * (A6 on A15, and so on), |
| 283 | * - use address pins A14-A16 as bank select, |
| 284 | * - A9 is output on SDA10 during an ACTIVATE command, |
| 285 | * - earliest timing for ACTIVATE command after REFRESH command is 7 clocks, |
| 286 | * - earliest timing for ACTIVATE or REFRESH command after PRECHARGE command |
| 287 | * is 3 clocks, |
| 288 | * - earliest timing for READ/WRITE command after ACTIVATE command is |
| 289 | * 2 clocks, |
| 290 | * - earliest timing for PRECHARGE after last data was read is 1 clock, |
| 291 | * - earliest timing for PRECHARGE after last data was written is 1 clock, |
| 292 | * - CAS Latency is 2. |
| 293 | */ |
| 294 | #define CFG_PSDMR (PSDMR_RFEN |\ |
| 295 | PSDMR_SDAM_A14_IS_A5 |\ |
| 296 | PSDMR_BSMA_A14_A16 |\ |
| 297 | PSDMR_SDA10_PBI0_A9 |\ |
| 298 | PSDMR_RFRC_7_CLK |\ |
| 299 | PSDMR_PRETOACT_3W |\ |
| 300 | PSDMR_ACTTORW_2W |\ |
| 301 | PSDMR_LDOTOPRE_1C |\ |
| 302 | PSDMR_WRC_1C |\ |
| 303 | PSDMR_CL_2) |
| 304 | #elif (CFG_SDRAM_SIZE == 16) |
| 305 | /* With a 16 MB DIMM, the PSDMR is configured as follows: |
| 306 | * |
| 307 | * configuration parameters found in Motorola documentation |
| 308 | */ |
| 309 | #define CFG_PSDMR (0x016EB452) |
| 310 | #else |
| 311 | #error "INVALID SDRAM CONFIGURATION" |
| 312 | #endif |
| 313 | |
| 314 | |
| 315 | #define RS232EN_1 0x02000002 |
| 316 | #define RS232EN_2 0x01000001 |
| 317 | #define FETHIEN 0x08000008 |
| 318 | #define FETH_RST 0x04000004 |
| 319 | |
| 320 | #define CFG_INIT_RAM_ADDR CFG_IMMR |
| 321 | #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */ |
| 322 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 323 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 324 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 325 | |
| 326 | |
| 327 | /* 0x0EA28205 */ |
| 328 | /*#define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\ |
| 329 | ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\ |
| 330 | ( HRCW_BMS | HRCW_APPC10 ) |\ |
| 331 | ( HRCW_MODCK_H0101 ) \ |
| 332 | ) |
| 333 | */ |
| 334 | |
| 335 | /* This value should actually be situated in the first 256 bytes of the FLASH |
| 336 | which on the standard MPC8266ADS board is at address 0xFF800000 |
| 337 | The linker script places it at 0xFFF00000 instead. |
| 338 | |
| 339 | It still works, however, as long as the ADS board jumper JP3 is set to |
| 340 | position 2-3 so the board is using the BCSR as Hardware Configuration Word |
| 341 | |
| 342 | If you want to use the one defined here instead, ust copy the first 256 bytes from |
| 343 | 0xfff00000 to 0xff800000 (for 8MB flash) |
| 344 | |
| 345 | - Rune |
| 346 | |
| 347 | */ |
| 348 | #define CFG_HRCW_MASTER 0x0cb23645 |
| 349 | |
| 350 | /* no slaves */ |
| 351 | #define CFG_HRCW_SLAVE1 0 |
| 352 | #define CFG_HRCW_SLAVE2 0 |
| 353 | #define CFG_HRCW_SLAVE3 0 |
| 354 | #define CFG_HRCW_SLAVE4 0 |
| 355 | #define CFG_HRCW_SLAVE5 0 |
| 356 | #define CFG_HRCW_SLAVE6 0 |
| 357 | #define CFG_HRCW_SLAVE7 0 |
| 358 | |
| 359 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 360 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 361 | |
| 362 | #define CFG_MONITOR_BASE TEXT_BASE |
| 363 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 364 | # define CFG_RAMBOOT |
| 365 | #endif |
| 366 | |
| 367 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 368 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
| 369 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 370 | |
| 371 | #ifndef CFG_RAMBOOT |
| 372 | # define CFG_ENV_IS_IN_FLASH 1 |
| 373 | # define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000) |
| 374 | # define CFG_ENV_SECT_SIZE 0x40000 |
| 375 | #else |
| 376 | # define CFG_ENV_IS_IN_NVRAM 1 |
| 377 | # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) |
| 378 | # define CFG_ENV_SIZE 0x200 |
| 379 | #endif /* CFG_RAMBOOT */ |
| 380 | |
| 381 | |
| 382 | #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */ |
| 383 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 384 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 385 | #endif |
| 386 | |
| 387 | |
| 388 | #define CFG_HID0_INIT 0 |
| 389 | #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE ) |
| 390 | |
| 391 | #define CFG_HID2 0 |
| 392 | |
| 393 | #define CFG_SYPCR 0xFFFFFFC3 |
| 394 | #define CFG_BCR 0x100C0000 |
| 395 | #define CFG_SIUMCR 0x0A200000 |
| 396 | #define CFG_SCCR 0x00000000 |
| 397 | #define CFG_BR0_PRELIM 0xFF801801 |
| 398 | #define CFG_OR0_PRELIM 0xFF800836 |
| 399 | #define CFG_BR1_PRELIM 0x04501801 |
| 400 | #define CFG_OR1_PRELIM 0xFFFF8010 |
| 401 | |
| 402 | #define CFG_RMR 0 |
| 403 | #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) |
| 404 | #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) |
| 405 | #define CFG_RCCR 0 |
| 406 | /*#define CFG_PSDMR 0x016EB452*/ |
| 407 | #define CFG_MPTPR 0x00001900 |
| 408 | #define CFG_PSRT 0x00000021 |
| 409 | |
| 410 | #define CFG_RESET_ADDRESS 0x04400000 |
| 411 | |
| 412 | #endif /* __CONFIG_H */ |