blob: df69f993ea1254c03beedd75154a54c71bf4749c [file] [log] [blame]
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +03001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (c) 2022 Svyatoslav Ryhel <clamor95@gmail.com>
4 */
5
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +03006#include <clk.h>
7#include <dm.h>
Svyatoslav Ryhel87ef0a22025-02-15 19:48:20 +02008#include <dm/ofnode_graph.h>
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +03009#include <log.h>
10#include <misc.h>
11#include <mipi_display.h>
12#include <mipi_dsi.h>
13#include <backlight.h>
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +020014#include <video_bridge.h>
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +030015#include <panel.h>
16#include <spi.h>
17#include <linux/delay.h>
18#include <linux/err.h>
19#include <asm/gpio.h>
20
21#define SSD2825_DEVICE_ID_REG 0xB0
22#define SSD2825_RGB_INTERFACE_CTRL_REG_1 0xB1
23#define SSD2825_RGB_INTERFACE_CTRL_REG_2 0xB2
24#define SSD2825_RGB_INTERFACE_CTRL_REG_3 0xB3
25#define SSD2825_RGB_INTERFACE_CTRL_REG_4 0xB4
26#define SSD2825_RGB_INTERFACE_CTRL_REG_5 0xB5
27#define SSD2825_RGB_INTERFACE_CTRL_REG_6 0xB6
28#define SSD2825_NON_BURST BIT(2)
29#define SSD2825_BURST BIT(3)
30#define SSD2825_PCKL_HIGH BIT(13)
31#define SSD2825_HSYNC_HIGH BIT(14)
32#define SSD2825_VSYNC_HIGH BIT(15)
33#define SSD2825_CONFIGURATION_REG 0xB7
34#define SSD2825_CONF_REG_HS BIT(0)
35#define SSD2825_CONF_REG_CKE BIT(1)
36#define SSD2825_CONF_REG_SLP BIT(2)
37#define SSD2825_CONF_REG_VEN BIT(3)
38#define SSD2825_CONF_REG_HCLK BIT(4)
39#define SSD2825_CONF_REG_CSS BIT(5)
40#define SSD2825_CONF_REG_DCS BIT(6)
41#define SSD2825_CONF_REG_REN BIT(7)
42#define SSD2825_CONF_REG_ECD BIT(8)
43#define SSD2825_CONF_REG_EOT BIT(9)
44#define SSD2825_CONF_REG_LPE BIT(10)
45#define SSD2825_VC_CTRL_REG 0xB8
46#define SSD2825_PLL_CTRL_REG 0xB9
47#define SSD2825_PLL_CONFIGURATION_REG 0xBA
48#define SSD2825_CLOCK_CTRL_REG 0xBB
49#define SSD2825_PACKET_SIZE_CTRL_REG_1 0xBC
50#define SSD2825_PACKET_SIZE_CTRL_REG_2 0xBD
51#define SSD2825_PACKET_SIZE_CTRL_REG_3 0xBE
52#define SSD2825_PACKET_DROP_REG 0xBF
53#define SSD2825_OPERATION_CTRL_REG 0xC0
54#define SSD2825_MAX_RETURN_SIZE_REG 0xC1
55#define SSD2825_RETURN_DATA_COUNT_REG 0xC2
56#define SSD2825_ACK_RESPONSE_REG 0xC3
57#define SSD2825_LINE_CTRL_REG 0xC4
58#define SSD2825_INTERRUPT_CTRL_REG 0xC5
59#define SSD2825_INTERRUPT_STATUS_REG 0xC6
60#define SSD2825_ERROR_STATUS_REG 0xC7
61#define SSD2825_DATA_FORMAT_REG 0xC8
62#define SSD2825_DELAY_ADJ_REG_1 0xC9
63#define SSD2825_DELAY_ADJ_REG_2 0xCA
64#define SSD2825_DELAY_ADJ_REG_3 0xCB
65#define SSD2825_DELAY_ADJ_REG_4 0xCC
66#define SSD2825_DELAY_ADJ_REG_5 0xCD
67#define SSD2825_DELAY_ADJ_REG_6 0xCE
68#define SSD2825_HS_TX_TIMER_REG_1 0xCF
69#define SSD2825_HS_TX_TIMER_REG_2 0xD0
70#define SSD2825_LP_RX_TIMER_REG_1 0xD1
71#define SSD2825_LP_RX_TIMER_REG_2 0xD2
72#define SSD2825_TE_STATUS_REG 0xD3
73#define SSD2825_SPI_READ_REG 0xD4
74#define SSD2825_PLL_LOCK_REG 0xD5
75#define SSD2825_TEST_REG 0xD6
76#define SSD2825_TE_COUNT_REG 0xD7
77#define SSD2825_ANALOG_CTRL_REG_1 0xD8
78#define SSD2825_ANALOG_CTRL_REG_2 0xD9
79#define SSD2825_ANALOG_CTRL_REG_3 0xDA
80#define SSD2825_ANALOG_CTRL_REG_4 0xDB
81#define SSD2825_INTERRUPT_OUT_CTRL_REG 0xDC
82#define SSD2825_RGB_INTERFACE_CTRL_REG_7 0xDD
83#define SSD2825_LANE_CONFIGURATION_REG 0xDE
84#define SSD2825_DELAY_ADJ_REG_7 0xDF
85#define SSD2825_INPUT_PIN_CTRL_REG_1 0xE0
86#define SSD2825_INPUT_PIN_CTRL_REG_2 0xE1
87#define SSD2825_BIDIR_PIN_CTRL_REG_1 0xE2
88#define SSD2825_BIDIR_PIN_CTRL_REG_2 0xE3
89#define SSD2825_BIDIR_PIN_CTRL_REG_3 0xE4
90#define SSD2825_BIDIR_PIN_CTRL_REG_4 0xE5
91#define SSD2825_BIDIR_PIN_CTRL_REG_5 0xE6
92#define SSD2825_BIDIR_PIN_CTRL_REG_6 0xE7
93#define SSD2825_BIDIR_PIN_CTRL_REG_7 0xE8
94#define SSD2825_CABC_BRIGHTNESS_CTRL_REG_1 0xE9
95#define SSD2825_CABC_BRIGHTNESS_CTRL_REG_2 0xEA
96#define SSD2825_CABC_BRIGHTNESS_STATUS_REG 0xEB
97#define SSD2825_READ_REG 0xFF
98#define SSD2825_SPI_READ_REG_RESET 0xFA
99
100#define SSD2825_CMD_MASK 0x00
101#define SSD2825_DAT_MASK 0x01
102
103#define SSD2825_CMD_SEND BIT(0)
104#define SSD2825_DAT_SEND BIT(1)
105#define SSD2825_DSI_SEND BIT(2)
106
107#define SSD2828_LP_CLOCK_DIVIDER(n) (((n) - 1) & 0x3F)
108#define SSD2825_LP_MIN_CLK 5000 /* KHz */
109#define SSD2825_REF_MIN_CLK 2000 /* KHz */
110
111struct ssd2825_bridge_priv {
112 struct mipi_dsi_host host;
113 struct mipi_dsi_device device;
114
115 struct udevice *panel;
116 struct display_timing timing;
117
118 struct gpio_desc power_gpio;
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300119
120 struct clk *tx_clk;
121
122 u32 pll_freq_kbps; /* PLL in kbps */
123};
124
125static int ssd2825_spi_write(struct udevice *dev, int reg,
126 const void *buf, int flags)
127{
128 u8 command[2];
129
130 if (flags & SSD2825_CMD_SEND) {
131 command[0] = SSD2825_CMD_MASK;
132 command[1] = reg;
133 dm_spi_xfer(dev, 9, &command,
134 NULL, SPI_XFER_ONCE);
135 }
136
137 if (flags & SSD2825_DAT_SEND) {
138 u16 data = *(u16 *)buf;
139 u8 cmd1, cmd2;
140
141 /* send low byte first and then high byte */
142 cmd1 = (data & 0x00FF);
143 cmd2 = (data & 0xFF00) >> 8;
144
145 command[0] = SSD2825_DAT_MASK;
146 command[1] = cmd1;
147 dm_spi_xfer(dev, 9, &command,
148 NULL, SPI_XFER_ONCE);
149
150 command[0] = SSD2825_DAT_MASK;
151 command[1] = cmd2;
152 dm_spi_xfer(dev, 9, &command,
153 NULL, SPI_XFER_ONCE);
154 }
155
156 if (flags & SSD2825_DSI_SEND) {
157 u16 data = *(u16 *)buf;
158 data &= 0x00FF;
159
160 debug("%s: dsi command (0x%x)\n",
161 __func__, data);
162
163 command[0] = SSD2825_DAT_MASK;
164 command[1] = data;
165 dm_spi_xfer(dev, 9, &command,
166 NULL, SPI_XFER_ONCE);
167 }
168
169 return 0;
170}
171
172static int ssd2825_spi_read(struct udevice *dev, int reg,
173 void *data, int flags)
174{
175 u8 command[2];
176
177 command[0] = SSD2825_CMD_MASK;
178 command[1] = SSD2825_SPI_READ_REG;
179 dm_spi_xfer(dev, 9, &command,
180 NULL, SPI_XFER_ONCE);
181
182 command[0] = SSD2825_DAT_MASK;
183 command[1] = SSD2825_SPI_READ_REG_RESET;
184 dm_spi_xfer(dev, 9, &command,
185 NULL, SPI_XFER_ONCE);
186
187 command[0] = SSD2825_DAT_MASK;
188 command[1] = 0;
189 dm_spi_xfer(dev, 9, &command,
190 NULL, SPI_XFER_ONCE);
191
192 command[0] = SSD2825_CMD_MASK;
193 command[1] = reg;
194 dm_spi_xfer(dev, 9, &command,
195 NULL, SPI_XFER_ONCE);
196
197 command[0] = SSD2825_CMD_MASK;
198 command[1] = SSD2825_SPI_READ_REG_RESET;
199 dm_spi_xfer(dev, 9, &command,
200 NULL, SPI_XFER_ONCE);
201
202 dm_spi_xfer(dev, 16, NULL,
203 (u8 *)data, SPI_XFER_ONCE);
204
205 return 0;
206}
207
208static void ssd2825_write_register(struct udevice *dev, u8 reg,
209 u16 command)
210{
211 ssd2825_spi_write(dev, reg, &command,
212 SSD2825_CMD_SEND |
213 SSD2825_DAT_SEND);
214}
215
216static void ssd2825_write_dsi(struct udevice *dev, const u8 *command,
217 int len)
218{
219 int i;
220
221 ssd2825_spi_write(dev, SSD2825_PACKET_SIZE_CTRL_REG_1, &len,
222 SSD2825_CMD_SEND | SSD2825_DAT_SEND);
223
224 ssd2825_spi_write(dev, SSD2825_PACKET_DROP_REG, NULL,
225 SSD2825_CMD_SEND);
226
227 for (i = 0; i < len; i++)
228 ssd2825_spi_write(dev, 0, &command[i], SSD2825_DSI_SEND);
229}
230
231static ssize_t ssd2825_bridge_transfer(struct mipi_dsi_host *host,
232 const struct mipi_dsi_msg *msg)
233{
234 struct udevice *dev = (struct udevice *)host->dev;
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300235 u16 config;
236 int ret;
237
238 ret = ssd2825_spi_read(dev, SSD2825_CONFIGURATION_REG,
239 &config, 0);
240 if (ret)
241 return ret;
242
243 switch (msg->type) {
244 case MIPI_DSI_DCS_SHORT_WRITE:
245 case MIPI_DSI_DCS_SHORT_WRITE_PARAM:
246 case MIPI_DSI_DCS_LONG_WRITE:
247 config |= SSD2825_CONF_REG_DCS;
248 break;
249 case MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM:
250 case MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM:
251 case MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM:
252 case MIPI_DSI_GENERIC_LONG_WRITE:
253 config &= ~SSD2825_CONF_REG_DCS;
254 break;
255 default:
256 return 0;
257 }
258
259 ssd2825_write_register(dev, SSD2825_CONFIGURATION_REG, config);
260 ssd2825_write_register(dev, SSD2825_VC_CTRL_REG, 0x0000);
261 ssd2825_write_dsi(dev, msg->tx_buf, msg->tx_len);
262
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300263 return 0;
264}
265
266static const struct mipi_dsi_host_ops ssd2825_bridge_host_ops = {
267 .transfer = ssd2825_bridge_transfer,
268};
269
270/*
271 * PLL configuration register settings.
272 *
273 * See the "PLL Configuration Register Description" in the SSD2825 datasheet.
274 */
275static u16 construct_pll_config(struct ssd2825_bridge_priv *priv,
276 u32 desired_pll_freq_kbps, u32 reference_freq_khz)
277{
278 u32 div_factor = 1, mul_factor, fr = 0;
279
280 while (reference_freq_khz / (div_factor + 1) >= SSD2825_REF_MIN_CLK)
281 div_factor++;
282 if (div_factor > 31)
283 div_factor = 31;
284
285 mul_factor = DIV_ROUND_UP(desired_pll_freq_kbps * div_factor,
286 reference_freq_khz);
287
288 priv->pll_freq_kbps = reference_freq_khz * mul_factor / div_factor;
289
290 if (priv->pll_freq_kbps >= 501000)
291 fr = 3;
292 else if (priv->pll_freq_kbps >= 251000)
293 fr = 2;
294 else if (priv->pll_freq_kbps >= 126000)
295 fr = 1;
296
297 return (fr << 14) | (div_factor << 8) | mul_factor;
298}
299
300static void ssd2825_setup_pll(struct udevice *dev)
301{
302 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
303 struct mipi_dsi_device *device = &priv->device;
304 struct display_timing *dt = &priv->timing;
305 u16 pll_config, lp_div;
306 u32 pclk_mult, tx_freq_khz, pd_lines;
307
308 tx_freq_khz = clk_get_rate(priv->tx_clk) / 1000;
309 pd_lines = mipi_dsi_pixel_format_to_bpp(device->format);
310 pclk_mult = pd_lines / device->lanes + 1;
311
312 pll_config = construct_pll_config(priv, pclk_mult *
313 dt->pixelclock.typ / 1000,
314 tx_freq_khz);
315
316 lp_div = priv->pll_freq_kbps / (SSD2825_LP_MIN_CLK * 8);
317
318 /* Disable PLL */
319 ssd2825_write_register(dev, SSD2825_PLL_CTRL_REG, 0x0000);
320 ssd2825_write_register(dev, SSD2825_LINE_CTRL_REG, 0x0001);
321
322 /* Set delays */
323 ssd2825_write_register(dev, SSD2825_DELAY_ADJ_REG_1, 0x2103);
324
325 /* Set PLL coeficients */
326 ssd2825_write_register(dev, SSD2825_PLL_CONFIGURATION_REG, pll_config);
327
328 /* Clock Control Register */
329 ssd2825_write_register(dev, SSD2825_CLOCK_CTRL_REG,
330 SSD2828_LP_CLOCK_DIVIDER(lp_div));
331
332 /* Enable PLL */
333 ssd2825_write_register(dev, SSD2825_PLL_CTRL_REG, 0x0001);
334 ssd2825_write_register(dev, SSD2825_VC_CTRL_REG, 0x0000);
335}
336
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +0200337static int ssd2825_bridge_attach(struct udevice *dev)
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300338{
339 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
340 struct mipi_dsi_device *device = &priv->device;
341 struct display_timing *dt = &priv->timing;
Svyatoslav Ryhel1abc2542025-02-18 18:57:54 +0200342 int ret;
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300343
344 /* Perform SW reset */
345 ssd2825_write_register(dev, SSD2825_OPERATION_CTRL_REG, 0x0100);
346
347 /* Set panel timings */
348 ssd2825_write_register(dev, SSD2825_RGB_INTERFACE_CTRL_REG_1,
349 dt->vsync_len.typ << 8 | dt->hsync_len.typ);
350 ssd2825_write_register(dev, SSD2825_RGB_INTERFACE_CTRL_REG_2,
351 (dt->vsync_len.typ + dt->vback_porch.typ) << 8 |
352 (dt->hsync_len.typ + dt->hback_porch.typ));
353 ssd2825_write_register(dev, SSD2825_RGB_INTERFACE_CTRL_REG_3,
354 dt->vfront_porch.typ << 8 | dt->hfront_porch.typ);
355 ssd2825_write_register(dev, SSD2825_RGB_INTERFACE_CTRL_REG_4,
356 dt->hactive.typ);
357 ssd2825_write_register(dev, SSD2825_RGB_INTERFACE_CTRL_REG_5,
358 dt->vactive.typ);
359 ssd2825_write_register(dev, SSD2825_RGB_INTERFACE_CTRL_REG_6,
360 SSD2825_HSYNC_HIGH | SSD2825_VSYNC_HIGH |
361 SSD2825_PCKL_HIGH | SSD2825_NON_BURST |
362 (3 - device->format));
363 ssd2825_write_register(dev, SSD2825_LANE_CONFIGURATION_REG,
364 device->lanes - 1);
365 ssd2825_write_register(dev, SSD2825_TEST_REG, 0x0004);
366
367 /* Call PLL configuration */
368 ssd2825_setup_pll(dev);
369
370 mdelay(10);
371
372 /* Initial DSI configuration register set */
373 ssd2825_write_register(dev, SSD2825_CONFIGURATION_REG,
374 SSD2825_CONF_REG_CKE | SSD2825_CONF_REG_DCS |
375 SSD2825_CONF_REG_ECD | SSD2825_CONF_REG_EOT);
376 ssd2825_write_register(dev, SSD2825_VC_CTRL_REG, 0x0000);
377
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200378 /* Perform panel setup */
Svyatoslav Ryhel1abc2542025-02-18 18:57:54 +0200379 ret = panel_enable_backlight(priv->panel);
380 if (ret)
381 return ret;
382
383 ssd2825_write_register(dev, SSD2825_CONFIGURATION_REG,
384 SSD2825_CONF_REG_HS | SSD2825_CONF_REG_VEN |
385 SSD2825_CONF_REG_DCS | SSD2825_CONF_REG_ECD |
386 SSD2825_CONF_REG_EOT);
387 ssd2825_write_register(dev, SSD2825_PLL_CTRL_REG, 0x0001);
388 ssd2825_write_register(dev, SSD2825_VC_CTRL_REG, 0x0000);
389
390 return 0;
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300391}
392
393static int ssd2825_bridge_set_panel(struct udevice *dev, int percent)
394{
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200395 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
396
397 return panel_set_backlight(priv->panel, percent);
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300398}
399
400static int ssd2825_bridge_panel_timings(struct udevice *dev,
401 struct display_timing *timing)
402{
403 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
404
405 memcpy(timing, &priv->timing, sizeof(*timing));
406
407 return 0;
408}
409
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200410static int ssd2825_bridge_hw_init(struct udevice *dev)
411{
412 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +0200413 struct video_bridge_priv *uc_priv = dev_get_uclass_priv(dev);
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200414 int ret;
415
416 ret = clk_prepare_enable(priv->tx_clk);
417 if (ret) {
418 log_debug("%s: error enabling tx_clk (%d)\n",
419 __func__, ret);
420 return ret;
421 }
422
423 ret = dm_gpio_set_value(&priv->power_gpio, 1);
424 if (ret) {
425 log_debug("%s: error changing power-gpios (%d)\n",
426 __func__, ret);
427 return ret;
428 }
429 mdelay(10);
430
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +0200431 ret = dm_gpio_set_value(&uc_priv->reset, 0);
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200432 if (ret) {
433 log_debug("%s: error changing reset-gpios (%d)\n",
434 __func__, ret);
435 return ret;
436 }
437 mdelay(10);
438
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +0200439 ret = dm_gpio_set_value(&uc_priv->reset, 1);
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200440 if (ret) {
441 log_debug("%s: error changing reset-gpios (%d)\n",
442 __func__, ret);
443 return ret;
444 }
445 mdelay(10);
446
447 return 0;
448}
449
Svyatoslav Ryhel87ef0a22025-02-15 19:48:20 +0200450static int ssd2825_bridge_get_panel(struct udevice *dev)
451{
452 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
453 int i, ret;
454
455 u32 num = ofnode_graph_get_port_count(dev_ofnode(dev));
456
457 for (i = 0; i < num; i++) {
458 ofnode remote = ofnode_graph_get_remote_node(dev_ofnode(dev), i, -1);
459
460 ret = uclass_get_device_by_ofnode(UCLASS_PANEL, remote,
461 &priv->panel);
462 if (!ret)
463 return 0;
464 }
465
466 /* If this point is reached, no panels were found */
467 return -ENODEV;
468}
469
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300470static int ssd2825_bridge_probe(struct udevice *dev)
471{
472 struct ssd2825_bridge_priv *priv = dev_get_priv(dev);
473 struct spi_slave *slave = dev_get_parent_priv(dev);
474 struct mipi_dsi_device *device = &priv->device;
475 struct mipi_dsi_panel_plat *mipi_plat;
476 int ret;
477
478 ret = spi_claim_bus(slave);
479 if (ret) {
480 log_err("SPI bus allocation failed (%d)\n", ret);
481 return ret;
482 }
483
Svyatoslav Ryhel87ef0a22025-02-15 19:48:20 +0200484 ret = ssd2825_bridge_get_panel(dev);
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300485 if (ret) {
Svyatoslav Ryhel87ef0a22025-02-15 19:48:20 +0200486 log_debug("%s: panel not found, ret %d\n", __func__, ret);
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300487 return ret;
488 }
489
490 panel_get_display_timing(priv->panel, &priv->timing);
491
492 mipi_plat = dev_get_plat(priv->panel);
493 mipi_plat->device = device;
494
495 priv->host.dev = (struct device *)dev;
496 priv->host.ops = &ssd2825_bridge_host_ops;
497
498 device->host = &priv->host;
499 device->lanes = mipi_plat->lanes;
500 device->format = mipi_plat->format;
501 device->mode_flags = mipi_plat->mode_flags;
502
503 /* get panel gpios */
504 ret = gpio_request_by_name(dev, "power-gpios", 0,
505 &priv->power_gpio, GPIOD_IS_OUT);
506 if (ret) {
507 log_err("could not decode power-gpios (%d)\n", ret);
508 return ret;
509 }
510
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300511 /* get clk */
512 priv->tx_clk = devm_clk_get(dev, "tx_clk");
513 if (IS_ERR(priv->tx_clk)) {
514 log_err("cannot get tx_clk: %ld\n", PTR_ERR(priv->tx_clk));
515 return PTR_ERR(priv->tx_clk);
516 }
517
Svyatoslav Ryhelc61c8a12024-01-31 08:57:20 +0200518 return ssd2825_bridge_hw_init(dev);
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300519}
520
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +0200521static const struct video_bridge_ops ssd2825_bridge_ops = {
522 .attach = ssd2825_bridge_attach,
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300523 .set_backlight = ssd2825_bridge_set_panel,
524 .get_display_timing = ssd2825_bridge_panel_timings,
525};
526
527static const struct udevice_id ssd2825_bridge_ids[] = {
528 { .compatible = "solomon,ssd2825" },
529 { }
530};
531
532U_BOOT_DRIVER(ssd2825) = {
533 .name = "ssd2825",
Svyatoslav Ryhelc788b762025-02-14 15:27:20 +0200534 .id = UCLASS_VIDEO_BRIDGE,
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300535 .of_match = ssd2825_bridge_ids,
536 .ops = &ssd2825_bridge_ops,
Svyatoslav Ryhel87ef0a22025-02-15 19:48:20 +0200537 .bind = dm_scan_fdt_dev,
Svyatoslav Ryhelec7ac372023-04-25 10:51:43 +0300538 .probe = ssd2825_bridge_probe,
539 .priv_auto = sizeof(struct ssd2825_bridge_priv),
540};