blob: 3ee50e23a9fb4ada2c638f0d1663437ae08da73f [file] [log] [blame]
Marek Vasut00671d92017-10-09 21:51:10 +02001/*
2 * DHCOM DH-iMX6 PDK board configuration
3 *
4 * Copyright (C) 2017 Marek Vasut <marex@denx.de>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#ifndef __DH_IMX6_CONFIG_H
10#define __DH_IMX6_CONFIG_H
11
12#include <asm/arch/imx-regs.h>
13
Marek Vasut00671d92017-10-09 21:51:10 +020014#include "mx6_common.h"
15
16/*
17 * SPI NOR layout:
18 * 0x00_0000-0x00_ffff ... U-Boot SPL
19 * 0x01_0000-0x0f_ffff ... U-Boot
20 * 0x10_0000-0x10_ffff ... U-Boot env #1
21 * 0x11_0000-0x11_ffff ... U-Boot env #2
22 * 0x12_0000-0x1f_ffff ... UNUSED
23 */
24
25/* SPL */
26#include "imx6_spl.h" /* common IMX6 SPL configuration */
27#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x11400
28#define CONFIG_SPL_SPI_LOAD
29#define CONFIG_SPL_TARGET "u-boot-with-spl.imx"
30
31/* Miscellaneous configurable options */
Marek Vasut00671d92017-10-09 21:51:10 +020032
33#define CONFIG_CMDLINE_TAG
34#define CONFIG_SETUP_MEMORY_TAGS
35#define CONFIG_INITRD_TAG
36#define CONFIG_REVISION_TAG
37
Marek Vasut00671d92017-10-09 21:51:10 +020038#define CONFIG_BOUNCE_BUFFER
39#define CONFIG_BZIP2
40
41/* Size of malloc() pool */
42#define CONFIG_SYS_MALLOC_LEN (4 * SZ_1M)
43
44/* Bootcounter */
Marek Vasut00671d92017-10-09 21:51:10 +020045#define CONFIG_SYS_BOOTCOUNT_BE
46
47/* FEC ethernet */
48#define CONFIG_MII
49#define IMX_FEC_BASE ENET_BASE_ADDR
50#define CONFIG_FEC_XCV_TYPE RMII
51#define CONFIG_ETHPRIME "FEC"
52#define CONFIG_FEC_MXC_PHYADDR 0
53#define CONFIG_ARP_TIMEOUT 200UL
54
55/* Fuses */
56#ifdef CONFIG_CMD_FUSE
57#define CONFIG_MXC_OCOTP
58#endif
59
Marek Vasut00671d92017-10-09 21:51:10 +020060/* I2C Configs */
61#define CONFIG_SYS_I2C
62#define CONFIG_SYS_I2C_MXC
63#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
64#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
65#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
66#define CONFIG_SYS_I2C_SPEED 100000
67
68/* MMC Configs */
69#define CONFIG_FSL_ESDHC
70#define CONFIG_FSL_USDHC
71#define CONFIG_SYS_FSL_ESDHC_ADDR 0
72#define CONFIG_SYS_FSL_USDHC_NUM 3
73#define CONFIG_SYS_MMC_ENV_DEV 2 /* 1 = SDHC3, 2 = SDHC4 (eMMC) */
74
75/* SATA Configs */
76#ifdef CONFIG_CMD_SATA
Marek Vasut00671d92017-10-09 21:51:10 +020077#define CONFIG_SYS_SATA_MAX_DEVICE 1
78#define CONFIG_DWC_AHSATA_PORT_ID 0
79#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
80#define CONFIG_LBA48
Marek Vasut00671d92017-10-09 21:51:10 +020081#endif
82
83/* SPI Flash Configs */
84#ifdef CONFIG_CMD_SF
Marek Vasut00671d92017-10-09 21:51:10 +020085#define CONFIG_SF_DEFAULT_BUS 0
86#define CONFIG_SF_DEFAULT_CS 0
87#define CONFIG_SF_DEFAULT_SPEED 25000000
88#define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
89#endif
90
91/* UART */
92#define CONFIG_MXC_UART
93#define CONFIG_MXC_UART_BASE UART1_BASE
Marek Vasut00671d92017-10-09 21:51:10 +020094#define CONFIG_BAUDRATE 115200
95
96/* USB Configs */
97#ifdef CONFIG_CMD_USB
98#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
99#define CONFIG_USB_HOST_ETHER
100#define CONFIG_USB_ETHER_ASIX
101#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
102#define CONFIG_MXC_USB_FLAGS 0
103#define CONFIG_USB_MAX_CONTROLLER_COUNT 2 /* Enabled USB controller number */
Marek Vasut861b6892017-10-22 10:22:40 +0200104
105/* USB Gadget (DFU, UMS) */
106#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut861b6892017-10-22 10:22:40 +0200107#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
108#define DFU_DEFAULT_POLL_TIMEOUT 300
109
110/* USB IDs */
111#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
112#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
113#endif
Marek Vasut00671d92017-10-09 21:51:10 +0200114#endif
115
116/* Watchdog */
117#define CONFIG_HW_WATCHDOG
118#define CONFIG_IMX_WATCHDOG
119#define CONFIG_WATCHDOG_TIMEOUT_MSECS 60000
120
121/* allow to overwrite serial and ethaddr */
122#define CONFIG_ENV_OVERWRITE
123
Marek Vasut00671d92017-10-09 21:51:10 +0200124#define CONFIG_LOADADDR 0x12000000
125#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
126
127#ifndef CONFIG_SPL_BUILD
128#define CONFIG_EXTRA_ENV_SETTINGS \
129 "console=ttymxc0,115200\0" \
130 "fdt_addr=0x18000000\0" \
131 "fdt_high=0xffffffff\0" \
132 "initrd_high=0xffffffff\0" \
133 "kernel_addr_r=0x10008000\0" \
134 "fdt_addr_r=0x13000000\0" \
135 "ramdisk_addr_r=0x18000000\0" \
136 "scriptaddr=0x14000000\0" \
137 "fdtfile=imx6q-dhcom-pdk2.dtb\0"\
138 BOOTENV
139
140#define CONFIG_BOOTCOMMAND "run distro_bootcmd"
141
142#define BOOT_TARGET_DEVICES(func) \
143 func(MMC, mmc, 0) \
144 func(MMC, mmc, 2) \
145 func(USB, usb, 1) \
146 func(SATA, sata, 0) \
147 func(DHCP, dhcp, na)
148
149#include <config_distro_bootcmd.h>
150#endif
151
152/* Physical Memory Map */
153#define CONFIG_NR_DRAM_BANKS 1
154#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
155
156#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
157#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
158#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
159
160#define CONFIG_SYS_INIT_SP_OFFSET \
161 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
162
163#define CONFIG_SYS_INIT_SP_ADDR \
164 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
165
166#define CONFIG_SYS_MEMTEST_START 0x10000000
167#define CONFIG_SYS_MEMTEST_END 0x20000000
168#define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
169
170/* Environment */
171#define CONFIG_ENV_SIZE (16 * 1024)
172#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
173
174#if defined(CONFIG_ENV_IS_IN_SPI_FLASH)
175#define CONFIG_ENV_OFFSET (1024 * 1024)
176#define CONFIG_ENV_SECT_SIZE (64 * 1024)
177#define CONFIG_ENV_OFFSET_REDUND \
178 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
179#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
180#define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
181#define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
182#define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
183#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
184#endif
185
186#endif /* __DH_IMX6_CONFIG_H */