blob: 1b7bd9dea2f81e7c364d2537a7de592f5ff507f5 [file] [log] [blame]
Jagan Teki5bc16d22018-12-31 15:35:01 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
Jagan Teki5bc16d22018-12-31 15:35:01 +05307#include <clk-uclass.h>
8#include <dm.h>
9#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050010#include <clk/sunxi.h>
Jagan Teki5bc16d22018-12-31 15:35:01 +053011#include <dt-bindings/clock/sun50i-h6-ccu.h>
12#include <dt-bindings/reset/sun50i-h6-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060013#include <linux/bitops.h>
Jagan Teki5bc16d22018-12-31 15:35:01 +053014
15static struct ccu_clk_gate h6_gates[] = {
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010016 [CLK_PLL_PERIPH0] = GATE(0x020, BIT(31)),
17
Andre Przywara2d1864f2022-05-05 01:25:43 +010018 [CLK_APB1] = GATE_DUMMY,
19
Samuel Holland1467d442022-11-28 01:02:24 -060020 [CLK_DE] = GATE(0x600, BIT(31)),
21 [CLK_BUS_DE] = GATE(0x60c, BIT(0)),
22
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060023 [CLK_NAND0] = GATE(0x810, BIT(31)),
24 [CLK_NAND1] = GATE(0x814, BIT(31)),
25 [CLK_BUS_NAND] = GATE(0x82c, BIT(0)),
26
Andre Przywaraddf33c12019-01-29 15:54:09 +000027 [CLK_BUS_MMC0] = GATE(0x84c, BIT(0)),
28 [CLK_BUS_MMC1] = GATE(0x84c, BIT(1)),
29 [CLK_BUS_MMC2] = GATE(0x84c, BIT(2)),
Jagan Teki5bc16d22018-12-31 15:35:01 +053030 [CLK_BUS_UART0] = GATE(0x90c, BIT(0)),
31 [CLK_BUS_UART1] = GATE(0x90c, BIT(1)),
32 [CLK_BUS_UART2] = GATE(0x90c, BIT(2)),
33 [CLK_BUS_UART3] = GATE(0x90c, BIT(3)),
Jagan Tekibc123132019-02-27 20:02:06 +053034
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050035 [CLK_BUS_I2C0] = GATE(0x91c, BIT(0)),
36 [CLK_BUS_I2C1] = GATE(0x91c, BIT(1)),
37 [CLK_BUS_I2C2] = GATE(0x91c, BIT(2)),
38 [CLK_BUS_I2C3] = GATE(0x91c, BIT(3)),
39
Jagan Tekibc123132019-02-27 20:02:06 +053040 [CLK_SPI0] = GATE(0x940, BIT(31)),
41 [CLK_SPI1] = GATE(0x944, BIT(31)),
42
43 [CLK_BUS_SPI0] = GATE(0x96c, BIT(0)),
44 [CLK_BUS_SPI1] = GATE(0x96c, BIT(1)),
Jagan Teki836631b2019-02-28 00:26:57 +053045
46 [CLK_BUS_EMAC] = GATE(0x97c, BIT(0)),
Andre Przywara60e6efd2019-06-23 15:09:48 +010047
48 [CLK_USB_PHY0] = GATE(0xa70, BIT(29)),
49 [CLK_USB_OHCI0] = GATE(0xa70, BIT(31)),
50
51 [CLK_USB_PHY1] = GATE(0xa74, BIT(29)),
52
53 [CLK_USB_HSIC] = GATE(0xa7c, BIT(26)),
54 [CLK_USB_HSIC_12M] = GATE(0xa7c, BIT(27)),
55 [CLK_USB_PHY3] = GATE(0xa7c, BIT(29)),
56 [CLK_USB_OHCI3] = GATE(0xa7c, BIT(31)),
57
58 [CLK_BUS_OHCI0] = GATE(0xa8c, BIT(0)),
59 [CLK_BUS_OHCI3] = GATE(0xa8c, BIT(3)),
60 [CLK_BUS_EHCI0] = GATE(0xa8c, BIT(4)),
Samuel Hollandd73b8a52021-02-07 23:57:20 -060061 [CLK_BUS_XHCI] = GATE(0xa8c, BIT(5)),
Andre Przywara60e6efd2019-06-23 15:09:48 +010062 [CLK_BUS_EHCI3] = GATE(0xa8c, BIT(7)),
63 [CLK_BUS_OTG] = GATE(0xa8c, BIT(8)),
Samuel Holland1467d442022-11-28 01:02:24 -060064
65 [CLK_HDMI] = GATE(0xb00, BIT(31)),
66 [CLK_HDMI_SLOW] = GATE(0xb04, BIT(31)),
67 [CLK_HDMI_CEC] = GATE(0xb10, BIT(31)),
68 [CLK_BUS_HDMI] = GATE(0xb1c, BIT(0)),
69 [CLK_BUS_TCON_TOP] = GATE(0xb5c, BIT(0)),
70 [CLK_TCON_LCD0] = GATE(0xb60, BIT(31)),
71 [CLK_BUS_TCON_LCD0] = GATE(0xb7c, BIT(0)),
72 [CLK_TCON_TV0] = GATE(0xb80, BIT(31)),
73 [CLK_BUS_TCON_TV0] = GATE(0xb9c, BIT(0)),
Jagan Teki5bc16d22018-12-31 15:35:01 +053074};
75
76static struct ccu_reset h6_resets[] = {
Samuel Holland1467d442022-11-28 01:02:24 -060077 [RST_BUS_DE] = RESET(0x60c, BIT(16)),
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060078 [RST_BUS_NAND] = RESET(0x82c, BIT(16)),
Samuel Holland1467d442022-11-28 01:02:24 -060079
Andre Przywaraddf33c12019-01-29 15:54:09 +000080 [RST_BUS_MMC0] = RESET(0x84c, BIT(16)),
81 [RST_BUS_MMC1] = RESET(0x84c, BIT(17)),
82 [RST_BUS_MMC2] = RESET(0x84c, BIT(18)),
Jagan Teki5bc16d22018-12-31 15:35:01 +053083 [RST_BUS_UART0] = RESET(0x90c, BIT(16)),
84 [RST_BUS_UART1] = RESET(0x90c, BIT(17)),
85 [RST_BUS_UART2] = RESET(0x90c, BIT(18)),
86 [RST_BUS_UART3] = RESET(0x90c, BIT(19)),
Jagan Tekibc123132019-02-27 20:02:06 +053087
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050088 [RST_BUS_I2C0] = RESET(0x91c, BIT(16)),
89 [RST_BUS_I2C1] = RESET(0x91c, BIT(17)),
90 [RST_BUS_I2C2] = RESET(0x91c, BIT(18)),
91 [RST_BUS_I2C3] = RESET(0x91c, BIT(19)),
92
Jagan Tekibc123132019-02-27 20:02:06 +053093 [RST_BUS_SPI0] = RESET(0x96c, BIT(16)),
94 [RST_BUS_SPI1] = RESET(0x96c, BIT(17)),
Jagan Teki836631b2019-02-28 00:26:57 +053095
96 [RST_BUS_EMAC] = RESET(0x97c, BIT(16)),
Andre Przywara60e6efd2019-06-23 15:09:48 +010097
98 [RST_USB_PHY0] = RESET(0xa70, BIT(30)),
99
100 [RST_USB_PHY1] = RESET(0xa74, BIT(30)),
101
102 [RST_USB_HSIC] = RESET(0xa7c, BIT(28)),
103 [RST_USB_PHY3] = RESET(0xa7c, BIT(30)),
104
105 [RST_BUS_OHCI0] = RESET(0xa8c, BIT(16)),
106 [RST_BUS_OHCI3] = RESET(0xa8c, BIT(19)),
107 [RST_BUS_EHCI0] = RESET(0xa8c, BIT(20)),
Samuel Hollandd73b8a52021-02-07 23:57:20 -0600108 [RST_BUS_XHCI] = RESET(0xa8c, BIT(21)),
Andre Przywara60e6efd2019-06-23 15:09:48 +0100109 [RST_BUS_EHCI3] = RESET(0xa8c, BIT(23)),
110 [RST_BUS_OTG] = RESET(0xa8c, BIT(24)),
Samuel Holland1467d442022-11-28 01:02:24 -0600111
112 [RST_BUS_HDMI] = RESET(0xb1c, BIT(16)),
113 [RST_BUS_HDMI_SUB] = RESET(0xb1c, BIT(17)),
114 [RST_BUS_TCON_TOP] = RESET(0xb5c, BIT(16)),
115 [RST_BUS_TCON_LCD0] = RESET(0xb7c, BIT(16)),
116 [RST_BUS_TCON_TV0] = RESET(0xb9c, BIT(16)),
Jagan Teki5bc16d22018-12-31 15:35:01 +0530117};
118
Samuel Holland751c6c62022-05-09 00:29:34 -0500119const struct ccu_desc h6_ccu_desc = {
Jagan Teki5bc16d22018-12-31 15:35:01 +0530120 .gates = h6_gates,
121 .resets = h6_resets,
Samuel Holland84436502022-05-09 00:29:31 -0500122 .num_gates = ARRAY_SIZE(h6_gates),
123 .num_resets = ARRAY_SIZE(h6_resets),
Jagan Teki5bc16d22018-12-31 15:35:01 +0530124};