blob: b2cbf91ddfafb910c80c5310973cd4ffcb5350cf [file] [log] [blame]
Christian Gmeiner5ad7c162014-10-02 13:33:46 +02001/*
2 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
3 * Copyright (C) 2014 Bachmann electronic GmbH
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#include "mx6_common.h"
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020012
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020013/* Size of malloc() pool */
14#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
15
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020016#define CONFIG_MISC_INIT_R
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020017
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020018/* UART Configs */
19#define CONFIG_MXC_UART
20#define CONFIG_MXC_UART_BASE UART1_BASE
21
22/* SF Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020023#define CONFIG_SPI
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020024#define CONFIG_SF_DEFAULT_BUS 2
Christian Gmeiner477b5322014-10-22 11:29:51 +020025#define CONFIG_SF_DEFAULT_CS 0
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020026#define CONFIG_SF_DEFAULT_SPEED 25000000
27#define CONFIG_SF_DEFAULT_MODE (SPI_MODE_0)
28
29/* IO expander */
30#define CONFIG_PCA953X
31#define CONFIG_SYS_I2C_PCA953X_ADDR 0x20
32#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x20, 16} }
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020033
34/* I2C Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020035#define CONFIG_SYS_I2C
36#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020037#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
38#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070039#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020040#define CONFIG_SYS_I2C_SPEED 100000
41
42/* OCOTP Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020043#define CONFIG_IMX_OTP
44#define IMX_OTP_BASE OCOTP_BASE_ADDR
45#define IMX_OTP_ADDR_MAX 0x7F
46#define IMX_OTP_DATA_ERROR_VAL 0xBADABADA
47#define IMX_OTPWRITE_ENABLED
48
49/* MMC Configs */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020050#define CONFIG_SYS_FSL_ESDHC_ADDR 0
51#define CONFIG_SYS_FSL_USDHC_NUM 2
52
Christian Gmeinerb2a03fd2014-11-10 14:35:48 +010053/* USB Configs */
Christian Gmeinerb2a03fd2014-11-10 14:35:48 +010054#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
55#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
56
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020057/*
58 * SATA Configs
59 */
60#ifdef CONFIG_CMD_SATA
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020061#define CONFIG_SYS_SATA_MAX_DEVICE 1
62#define CONFIG_DWC_AHSATA_PORT_ID 0
63#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
64#define CONFIG_LBA48
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020065#endif
66
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010067/* SPL */
68#ifdef CONFIG_SPL
69#include "imx6_spl.h"
Christian Gmeinerd8e33c42015-01-19 17:26:48 +010070#define CONFIG_SYS_SPI_U_BOOT_OFFS (64 * 1024)
71#define CONFIG_SPL_SPI_LOAD
72#endif
73
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020074#define CONFIG_FEC_MXC
75#define CONFIG_MII
76#define IMX_FEC_BASE ENET_BASE_ADDR
77#define CONFIG_FEC_XCV_TYPE MII100
78#define CONFIG_ETHPRIME "FEC"
79#define CONFIG_FEC_MXC_PHYADDR 0x5
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020080#define CONFIG_PHY_SMSC
81
Christian Gmeinerf2a73992015-02-11 15:20:25 +010082#ifndef CONFIG_SPL
Christian Gmeinerf2a73992015-02-11 15:20:25 +010083#define CONFIG_ENV_EEPROM_IS_ON_I2C
84#define CONFIG_SYS_I2C_EEPROM_BUS 1
85#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
86#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
87#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Christian Gmeinerf2a73992015-02-11 15:20:25 +010088#endif
89
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020090#define CONFIG_PREBOOT ""
91
Christian Gmeiner2f1d2412017-06-08 09:37:26 +020092/* Thermal support */
93#define CONFIG_IMX_THERMAL
94
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020095/* Physical Memory Map */
96#define CONFIG_NR_DRAM_BANKS 1
97#define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
Christian Gmeiner5ad7c162014-10-02 13:33:46 +020098
99#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
100#define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
101#define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
102
103#define CONFIG_SYS_INIT_SP_OFFSET \
104 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
105#define CONFIG_SYS_INIT_SP_ADDR \
106 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
107
Peter Robinson4b671502015-05-22 17:30:45 +0100108/* Environment organization */
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200109#define CONFIG_ENV_SIZE (64 * 1024) /* 64 kb */
110#define CONFIG_ENV_OFFSET (1024 * 1024)
111/* M25P16 has an erase size of 64 KiB */
112#define CONFIG_ENV_SECT_SIZE (64 * 1024)
113#define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
114#define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
115#define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
116#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
117
Christian Gmeiner5ad7c162014-10-02 13:33:46 +0200118#define CONFIG_BOOTP_SERVERIP
119#define CONFIG_BOOTP_BOOTFILE
120
121#endif /* __CONFIG_H */