blob: 5ce4dac5e595cdbcfb0f3b3bd37d8e91f8e0929f [file] [log] [blame]
Joe Hammana7114d02007-12-13 06:45:14 -06001/*
2 * Copyright 2007 Wind River Systems <www.windriver.com>
3 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * sbc8548 board configuration file
27 *
28 * Please refer to doc/README.sbc85xx for more info.
29 *
30 */
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/* High Level Configuration Options */
35#define CONFIG_BOOKE 1 /* BOOKE */
36#define CONFIG_E500 1 /* BOOKE e500 family */
37#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
38#define CONFIG_MPC8548 1 /* MPC8548 specific */
39#define CONFIG_SBC8548 1 /* SBC8548 board specific */
40
41#undef CONFIG_PCI /* enable any pci type devices */
42#undef CONFIG_PCI1 /* PCI controller 1 */
43#undef CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
44#undef CONFIG_RIO
45#undef CONFIG_PCI2
46#undef CONFIG_FSL_PCI_INIT /* Use common FSL init code */
47
48#define CONFIG_TSEC_ENET /* tsec ethernet support */
49#define CONFIG_ENV_OVERWRITE
Joe Hammana7114d02007-12-13 06:45:14 -060050
Joe Hammana7114d02007-12-13 06:45:14 -060051#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
52
Kumar Galab2343422008-01-16 09:05:27 -060053#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Joe Hammana7114d02007-12-13 06:45:14 -060054
Joe Hammana7114d02007-12-13 06:45:14 -060055#define CONFIG_SYS_CLK_FREQ 66000000 /* SBC8548 default SYSCLK */
56
57/*
58 * These can be toggled for performance analysis, otherwise use default.
59 */
60#define CONFIG_L2_CACHE /* toggle L2 cache */
61#define CONFIG_BTB /* toggle branch predition */
62#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
63#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
64
65/*
66 * Only possible on E500 Version 2 or newer cores.
67 */
68#define CONFIG_ENABLE_36BIT_PHYS 1
69
70#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
71
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
73#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
74#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hammana7114d02007-12-13 06:45:14 -060075
76/*
77 * Base addresses -- Note these are effective addresses where the
78 * actual resources get mapped (not physical addresses)
79 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
81#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
82#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
83#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Joe Hammana7114d02007-12-13 06:45:14 -060084
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
86#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
87#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
Joe Hammana7114d02007-12-13 06:45:14 -060088
Kumar Galaf9902002008-08-26 23:15:28 -050089/* DDR Setup */
90#define CONFIG_FSL_DDR2
91#undef CONFIG_FSL_DDR_INTERACTIVE
92#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
93#undef CONFIG_DDR_SPD
94#undef CONFIG_DDR_ECC /* only for ECC DDR module */
95
96#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
97#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
98
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
100#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galaf9902002008-08-26 23:15:28 -0500101#define CONFIG_VERY_BIG_RAM
102
103#define CONFIG_NUM_DDR_CONTROLLERS 1
104#define CONFIG_DIMM_SLOTS_PER_CTLR 1
105#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Joe Hammana7114d02007-12-13 06:45:14 -0600106
Kumar Galaf9902002008-08-26 23:15:28 -0500107/* I2C addresses of SPD EEPROMs */
108#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Joe Hammana7114d02007-12-13 06:45:14 -0600109
110/*
111 * Make sure required options are set
112 */
113#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600115#endif
116
117#undef CONFIG_CLOCKS_IN_MHZ
118
119/*
120 * FLASH on the Local Bus
121 * Two banks, one 8MB the other 64MB, using the CFI driver.
122 * Boot from BR0/OR0 bank at 0xff80_0000
123 * Alternate BR6/OR6 bank at 0xfb80_0000
124 *
125 * BR0:
126 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
127 * Port Size = 8 bits = BRx[19:20] = 01
128 * Use GPCM = BRx[24:26] = 000
129 * Valid = BRx[31] = 1
130 *
131 * 0 4 8 12 16 20 24 28
132 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0
133 *
134 * BR6:
135 * Base address 6 = 0xfb80_0000 = BR6[0:16] = 1111 1011 1000 0000 0
136 * Port Size = 32 bits = BRx[19:20] = 11
137 * Use GPCM = BRx[24:26] = 000
138 * Valid = BRx[31] = 1
139 *
140 * 0 4 8 12 16 20 24 28
141 * 1111 1011 1000 0000 0001 1000 0000 0001 = fb801801 BR6
142 *
143 * OR0:
144 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
145 * XAM = OR0[17:18] = 11
146 * CSNT = OR0[20] = 1
147 * ACS = half cycle delay = OR0[21:22] = 11
148 * SCY = 6 = OR0[24:27] = 0110
149 * TRLX = use relaxed timing = OR0[29] = 1
150 * EAD = use external address latch delay = OR0[31] = 1
151 *
152 * 0 4 8 12 16 20 24 28
153 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0
154 *
155 * OR6:
Jeremy McNicoll75d807f2008-05-02 16:10:04 -0400156 * Addr Mask = 64M = OR6[0:16] = 1111 1000 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600157 * XAM = OR6[17:18] = 11
158 * CSNT = OR6[20] = 1
159 * ACS = half cycle delay = OR6[21:22] = 11
160 * SCY = 6 = OR6[24:27] = 0110
161 * TRLX = use relaxed timing = OR6[29] = 1
162 * EAD = use external address latch delay = OR6[31] = 1
163 *
164 * 0 4 8 12 16 20 24 28
Jeremy McNicoll75d807f2008-05-02 16:10:04 -0400165 * 1111 1000 0000 0000 0110 1110 0110 0101 = f8006e65 OR6
Joe Hammana7114d02007-12-13 06:45:14 -0600166 */
167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
169#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */
Joe Hammana7114d02007-12-13 06:45:14 -0600170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_BR0_PRELIM 0xff800801
172#define CONFIG_SYS_BR6_PRELIM 0xfb801801
Joe Hammana7114d02007-12-13 06:45:14 -0600173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_OR0_PRELIM 0xff806e65
175#define CONFIG_SYS_OR6_PRELIM 0xf8006e65
Joe Hammana7114d02007-12-13 06:45:14 -0600176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
178#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
179#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
180#undef CONFIG_SYS_FLASH_CHECKSUM
181#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
182#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hammana7114d02007-12-13 06:45:14 -0600183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Joe Hammana7114d02007-12-13 06:45:14 -0600185
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200186#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_CFI
188#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hammana7114d02007-12-13 06:45:14 -0600189
190/* CS5 = Local bus peripherals controlled by the EPLD */
191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_BR5_PRELIM 0xf8000801
193#define CONFIG_SYS_OR5_PRELIM 0xff006e65
194#define CONFIG_SYS_EPLD_BASE 0xf8000000
195#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
196#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
197#define CONFIG_SYS_BD_REV 0xf8300000
198#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hammana7114d02007-12-13 06:45:14 -0600199
200/*
201 * SDRAM on the Local Bus
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
204#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600205
206/*
207 * Base Register 3 and Option Register 3 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hammana7114d02007-12-13 06:45:14 -0600209 *
210 * For BR3, need:
211 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
212 * port-size = 32-bits = BR2[19:20] = 11
213 * no parity checking = BR2[21:22] = 00
214 * SDRAM for MSEL = BR2[24:26] = 011
215 * Valid = BR[31] = 1
216 *
217 * 0 4 8 12 16 20 24 28
218 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
219 *
220 */
221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hammana7114d02007-12-13 06:45:14 -0600223
224/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hammana7114d02007-12-13 06:45:14 -0600226 *
227 * For OR3, need:
228 * 64MB mask for AM, OR3[0:7] = 1111 1100
229 * XAM, OR3[17:18] = 11
230 * 10 columns OR3[19-21] = 011
231 * 12 rows OR3[23-25] = 011
232 * EAD set for extra time OR[31] = 0
233 *
234 * 0 4 8 12 16 20 24 28
235 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
236 */
237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hammana7114d02007-12-13 06:45:14 -0600239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
241#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
242#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
243#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hammana7114d02007-12-13 06:45:14 -0600244
245/*
246 * LSDMR masks
247 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
249#define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
250#define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
251#define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
252#define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
253#define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
254#define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
255#define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
256#define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
257#define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
Joe Hammana7114d02007-12-13 06:45:14 -0600258
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
260#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
261#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
262#define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
263#define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
264#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
265#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
266#define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
Joe Hammana7114d02007-12-13 06:45:14 -0600267
268/*
269 * Common settings for all Local Bus SDRAM commands.
270 * At run time, either BSMA1516 (for CPU 1.1)
271 * or BSMA1617 (for CPU 1.0) (old)
272 * is OR'ed in too.
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \
275 | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \
276 | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \
277 | CONFIG_SYS_LBC_LSDMR_BL8 \
278 | CONFIG_SYS_LBC_LSDMR_WRC4 \
279 | CONFIG_SYS_LBC_LSDMR_CL3 \
280 | CONFIG_SYS_LBC_LSDMR_RFEN \
Joe Hammana7114d02007-12-13 06:45:14 -0600281 )
282
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200283#define CONFIG_SYS_INIT_RAM_LOCK 1
284#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
285#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600286
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
290#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
291#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hammana7114d02007-12-13 06:45:14 -0600292
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
294#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Joe Hammana7114d02007-12-13 06:45:14 -0600295
296/* Serial Port */
297#define CONFIG_CONS_INDEX 1
298#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_NS16550
300#define CONFIG_SYS_NS16550_SERIAL
301#define CONFIG_SYS_NS16550_REG_SIZE 1
302#define CONFIG_SYS_NS16550_CLK 400000000 /* get_bus_freq(0) */
Joe Hammana7114d02007-12-13 06:45:14 -0600303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hammana7114d02007-12-13 06:45:14 -0600305 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
306
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
308#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hammana7114d02007-12-13 06:45:14 -0600309
310/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_HUSH_PARSER
312#ifdef CONFIG_SYS_HUSH_PARSER
313#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Joe Hammana7114d02007-12-13 06:45:14 -0600314#endif
315
316/* pass open firmware flat tree */
317#define CONFIG_OF_LIBFDT 1
318#define CONFIG_OF_BOARD_SETUP 1
319#define CONFIG_OF_STDOUT_VIA_ALIAS 1
320
321/*
322 * I2C
323 */
324#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
325#define CONFIG_HARD_I2C /* I2C with hardware support*/
326#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
328#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
329#define CONFIG_SYS_I2C_SLAVE 0x7F
330#define CONFIG_SYS_I2C_OFFSET 0x3000
Joe Hammana7114d02007-12-13 06:45:14 -0600331
332/*
333 * General PCI
334 * Memory space is mapped 1-1, but I/O space must start from 0.
335 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200336#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hammana7114d02007-12-13 06:45:14 -0600337
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
339#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
340#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
341#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
342#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
343#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Joe Hammana7114d02007-12-13 06:45:14 -0600344
345#ifdef CONFIG_PCI2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200346#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
347#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
348#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
349#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
350#define CONFIG_SYS_PCI2_IO_PHYS 0xe2800000
351#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Joe Hammana7114d02007-12-13 06:45:14 -0600352#endif
353
354#ifdef CONFIG_PCIE1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_PCIE1_MEM_BASE 0xa0000000
356#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
357#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
358#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
359#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
360#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Joe Hammana7114d02007-12-13 06:45:14 -0600361#endif
362
363#ifdef CONFIG_RIO
364/*
365 * RapidIO MMU
366 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200367#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
368#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hammana7114d02007-12-13 06:45:14 -0600369#endif
370
371#ifdef CONFIG_LEGACY
372#define BRIDGE_ID 17
373#define VIA_ID 2
374#else
375#define BRIDGE_ID 28
376#define VIA_ID 4
377#endif
378
379#if defined(CONFIG_PCI)
380
381#define CONFIG_NET_MULTI
382#define CONFIG_PCI_PNP /* do pci plug-and-play */
383
384#undef CONFIG_EEPRO100
385#undef CONFIG_TULIP
386
387#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
388
Joe Hammana7114d02007-12-13 06:45:14 -0600389#endif /* CONFIG_PCI */
390
391
392#if defined(CONFIG_TSEC_ENET)
393
394#ifndef CONFIG_NET_MULTI
395#define CONFIG_NET_MULTI 1
396#endif
397
398#define CONFIG_MII 1 /* MII PHY management */
399#define CONFIG_TSEC1 1
400#define CONFIG_TSEC1_NAME "eTSEC0"
401#define CONFIG_TSEC2 1
402#define CONFIG_TSEC2_NAME "eTSEC1"
403#define CONFIG_TSEC3 1
404#define CONFIG_TSEC3_NAME "eTSEC2"
405#define CONFIG_TSEC4
406#define CONFIG_TSEC4_NAME "eTSEC3"
407#undef CONFIG_MPC85XX_FEC
408
409#define TSEC1_PHY_ADDR 0
410#define TSEC2_PHY_ADDR 1
411#define TSEC3_PHY_ADDR 2
412#define TSEC4_PHY_ADDR 3
413
414#define TSEC1_PHYIDX 0
415#define TSEC2_PHYIDX 0
416#define TSEC3_PHYIDX 0
417#define TSEC4_PHYIDX 0
418#define TSEC1_FLAGS TSEC_GIGABIT
419#define TSEC2_FLAGS TSEC_GIGABIT
420#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
421#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
422
423/* Options are: eTSEC[0-3] */
424#define CONFIG_ETHPRIME "eTSEC0"
425#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
426#endif /* CONFIG_TSEC_ENET */
427
428/*
429 * Environment
430 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200431#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200432#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200433#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
434#define CONFIG_ENV_SIZE 0x2000
Joe Hammana7114d02007-12-13 06:45:14 -0600435
436#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hammana7114d02007-12-13 06:45:14 -0600438
439/*
440 * BOOTP options
441 */
442#define CONFIG_BOOTP_BOOTFILESIZE
443#define CONFIG_BOOTP_BOOTPATH
444#define CONFIG_BOOTP_GATEWAY
445#define CONFIG_BOOTP_HOSTNAME
446
447
448/*
449 * Command line configuration.
450 */
451#include <config_cmd_default.h>
452
453#define CONFIG_CMD_PING
454#define CONFIG_CMD_I2C
455#define CONFIG_CMD_MII
456#define CONFIG_CMD_ELF
457
458#if defined(CONFIG_PCI)
459 #define CONFIG_CMD_PCI
460#endif
461
462
463#undef CONFIG_WATCHDOG /* watchdog disabled */
464
465/*
466 * Miscellaneous configurable options
467 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200468#define CONFIG_SYS_LONGHELP /* undef to save memory */
469#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
470#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Joe Hammana7114d02007-12-13 06:45:14 -0600471#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600473#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200474#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600475#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200476#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
477#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
478#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
479#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Joe Hammana7114d02007-12-13 06:45:14 -0600480
481/*
482 * For booting Linux, the board info and command line data
483 * have to be in the first 8 MB of memory, since this is
484 * the maximum mapped by the Linux kernel during initialization.
485 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200486#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hammana7114d02007-12-13 06:45:14 -0600487
Joe Hammana7114d02007-12-13 06:45:14 -0600488/*
489 * Internal Definitions
490 *
491 * Boot Flags
492 */
493#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
494#define BOOTFLAG_WARM 0x02 /* Software reboot */
495
496#if defined(CONFIG_CMD_KGDB)
497#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
498#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
499#endif
500
501/*
502 * Environment Configuration
503 */
504
505/* The mac addresses for all ethernet interface */
506#if defined(CONFIG_TSEC_ENET)
507#define CONFIG_HAS_ETH0
508#define CONFIG_ETHADDR 02:E0:0C:00:00:FD
509#define CONFIG_HAS_ETH1
510#define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
511#define CONFIG_HAS_ETH2
512#define CONFIG_ETH2ADDR 02:E0:0C:00:02:FD
513#define CONFIG_HAS_ETH3
514#define CONFIG_ETH3ADDR 02:E0:0C:00:03:FD
515#endif
516
517#define CONFIG_IPADDR 192.168.0.55
518
519#define CONFIG_HOSTNAME sbc8548
520#define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
521#define CONFIG_BOOTFILE /uImage
522#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
523
524#define CONFIG_SERVERIP 192.168.0.2
525#define CONFIG_GATEWAYIP 192.168.0.1
526#define CONFIG_NETMASK 255.255.255.0
527
528#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
529
530#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
531#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
532
533#define CONFIG_BAUDRATE 115200
534
535#define CONFIG_EXTRA_ENV_SETTINGS \
536 "netdev=eth0\0" \
537 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
538 "tftpflash=tftpboot $loadaddr $uboot; " \
539 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
540 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
541 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
542 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
543 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
544 "consoledev=ttyS0\0" \
545 "ramdiskaddr=2000000\0" \
546 "ramdiskfile=uRamdisk\0" \
547 "fdtaddr=c00000\0" \
548 "fdtfile=sbc8548.dtb\0"
549
550#define CONFIG_NFSBOOTCOMMAND \
551 "setenv bootargs root=/dev/nfs rw " \
552 "nfsroot=$serverip:$rootpath " \
553 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
554 "console=$consoledev,$baudrate $othbootargs;" \
555 "tftp $loadaddr $bootfile;" \
556 "tftp $fdtaddr $fdtfile;" \
557 "bootm $loadaddr - $fdtaddr"
558
559
560#define CONFIG_RAMBOOTCOMMAND \
561 "setenv bootargs root=/dev/ram rw " \
562 "console=$consoledev,$baudrate $othbootargs;" \
563 "tftp $ramdiskaddr $ramdiskfile;" \
564 "tftp $loadaddr $bootfile;" \
565 "tftp $fdtaddr $fdtfile;" \
566 "bootm $loadaddr $ramdiskaddr $fdtaddr"
567
568#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
569
570#endif /* __CONFIG_H */