blob: fcfd3b0b4b88126161084abd52eea81c48d389d3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li3e9d3952020-05-01 20:04:17 +08004 * Copyright 2020 NXP
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +08005 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080015#define CONFIG_FSL_SATA_V2
16#define CONFIG_PCIE4
17
18#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
19
20#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080021#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080022#ifndef CONFIG_SDCARD
23#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
24#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25#else
Chunhe Lan66cba6b2015-03-20 17:08:54 +080026#define CONFIG_SPL_FLUSH_IMAGE
Chunhe Lan66cba6b2015-03-20 17:08:54 +080027#define CONFIG_SPL_PAD_TO 0x40000
28#define CONFIG_SPL_MAX_SIZE 0x28000
29#define RESET_VECTOR_OFFSET 0x27FFC
30#define BOOT_PAGE_OFFSET 0x27000
31
32#ifdef CONFIG_SDCARD
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan66cba6b2015-03-20 17:08:54 +080034#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
35#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
36#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
37#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
38#ifndef CONFIG_SPL_BUILD
39#define CONFIG_SYS_MPC85XX_NO_RESETVEC
40#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080041#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan66cba6b2015-03-20 17:08:54 +080042#endif
43
44#ifdef CONFIG_SPL_BUILD
45#define CONFIG_SPL_SKIP_RELOCATE
46#define CONFIG_SPL_COMMON_INIT_DDR
47#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080048#endif
49
Chunhe Lan66cba6b2015-03-20 17:08:54 +080050#endif
51#endif /* CONFIG_RAMBOOT_PBL */
52
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080053#define CONFIG_DDR_ECC
54
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080055/* High Level Configuration Options */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080056#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080057
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080058#ifndef CONFIG_RESET_VECTOR_ADDRESS
59#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
60#endif
61
62#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080063#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040064#define CONFIG_PCIE1 /* PCIE controller 1 */
65#define CONFIG_PCIE2 /* PCIE controller 2 */
66#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080067#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
68
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080069#define CONFIG_ENV_OVERWRITE
70
71/*
72 * These can be toggled for performance analysis, otherwise use default.
73 */
74#define CONFIG_SYS_CACHE_STASHING
75#define CONFIG_BTB /* toggle branch predition */
76#ifdef CONFIG_DDR_ECC
77#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
78#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
79#endif
80
81#define CONFIG_ENABLE_36BIT_PHYS
82
83#define CONFIG_ADDR_MAP
84#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
85
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080086/*
87 * Config the L3 Cache as L3 SRAM
88 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +080089#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
90#define CONFIG_SYS_L3_SIZE (512 << 10)
91#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -050092#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Chunhe Lan66cba6b2015-03-20 17:08:54 +080093#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
94#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
95#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +080096
97#define CONFIG_SYS_DCSRBAR 0xf0000000
98#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
99
100/*
101 * DDR Setup
102 */
103#define CONFIG_VERY_BIG_RAM
104#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
105#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
106
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800107#define CONFIG_DIMM_SLOTS_PER_CTLR 1
108#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800109
110#define CONFIG_DDR_SPD
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800111
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800112/*
113 * IFC Definitions
114 */
115#define CONFIG_SYS_FLASH_BASE 0xe0000000
116#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
117
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800118#ifdef CONFIG_SPL_BUILD
119#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
120#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800121#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800122#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800123
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800124#define CONFIG_HWCONFIG
125
126/* define to use L1 as initial stack */
127#define CONFIG_L1_INIT_RAM
128#define CONFIG_SYS_INIT_RAM_LOCK
129#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
130#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700131#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800132/* The assembler doesn't like typecast */
133#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
134 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
135 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
136#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
137
138#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
139 GENERATED_GBL_DATA_SIZE)
140#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
141
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800142#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800143#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
144
145/* Serial Port - controlled on board with jumper J8
146 * open - index 2
147 * shorted - index 1
148 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800149#define CONFIG_SYS_NS16550_SERIAL
150#define CONFIG_SYS_NS16550_REG_SIZE 1
151#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
152
153#define CONFIG_SYS_BAUDRATE_TABLE \
154 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
155
156#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
157#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
158#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
159#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
160
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800161/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800162#ifndef CONFIG_DM_I2C
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800163#define CONFIG_SYS_I2C
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800164#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
165#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
166#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
167#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Biwen Li3e9d3952020-05-01 20:04:17 +0800168#else
169#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
170#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
171#endif
172
173#define CONFIG_SYS_I2C_FSL
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800174
175/*
176 * General PCI
177 * Memory space is mapped 1-1, but I/O space must start from 0.
178 */
179
180/* controller 1, direct to uli, tgtid 3, Base address 20000 */
181#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800182#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800183#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800184#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800185
186/* controller 2, Slot 2, tgtid 2, Base address 201000 */
187#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800188#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800189#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800190#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800191
192/* controller 3, Slot 1, tgtid 1, Base address 202000 */
193#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800194#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800195#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800196#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800197
198/* controller 4, Base address 203000 */
199#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
200#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800201#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800202
203#ifdef CONFIG_PCI
Hou Zhiqiang640fe752019-08-27 11:03:13 +0000204#if !defined(CONFIG_DM_PCI)
205#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
206#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
207#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
208#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
209#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
210#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
211#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
212#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
213#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
214#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
215#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
216#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
217#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
218#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
219#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
220#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
221#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800222#define CONFIG_PCI_INDIRECT_BRIDGE
Hou Zhiqiang640fe752019-08-27 11:03:13 +0000223#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800224
225#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800226#endif /* CONFIG_PCI */
227
228/* SATA */
229#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800230#define CONFIG_SYS_SATA_MAX_DEVICE 2
231#define CONFIG_SATA1
232#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
233#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
234#define CONFIG_SATA2
235#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
236#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
237
238#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800239#endif
240
241#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800242#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800243#endif
244
245/*
246 * Environment
247 */
248#define CONFIG_LOADS_ECHO /* echo on for serial download */
249#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
250
251/*
252 * Command line configuration.
253 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800254
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800255/*
256 * Miscellaneous configurable options
257 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800258#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800259
260/*
261 * For booting Linux, the board info and command line data
262 * have to be in the first 64 MB of memory, since this is
263 * the maximum mapped by the Linux kernel during initialization.
264 */
265#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
266#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
267
268#ifdef CONFIG_CMD_KGDB
269#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
270#endif
271
272/*
273 * Environment Configuration
274 */
275#define CONFIG_ROOTPATH "/opt/nfsroot"
276#define CONFIG_BOOTFILE "uImage"
277#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
278
279/* default location for tftp and bootm */
280#define CONFIG_LOADADDR 1000000
281
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800282#define CONFIG_HVBOOT \
283 "setenv bootargs config-addr=0x60000000; " \
284 "bootm 0x01000000 - 0x00f00000"
285
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800286#if defined(CONFIG_SPIFLASH)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800287#elif defined(CONFIG_SDCARD)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800288#define CONFIG_SYS_MMC_ENV_DEV 0
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800289#endif
290
291#define CONFIG_SYS_CLK_FREQ 66666666
292#define CONFIG_DDR_CLK_FREQ 133333333
293
294#ifndef __ASSEMBLY__
295unsigned long get_board_sys_clk(void);
296unsigned long get_board_ddr_clk(void);
297#endif
298
299/*
300 * DDR Setup
301 */
302#define CONFIG_SYS_SPD_BUS_NUM 0
303#define SPD_EEPROM_ADDRESS1 0x52
304#define SPD_EEPROM_ADDRESS2 0x54
305#define SPD_EEPROM_ADDRESS3 0x56
306#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
307#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
308
309/*
310 * IFC Definitions
311 */
312#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
313#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
314 + 0x8000000) | \
315 CSPR_PORT_SIZE_16 | \
316 CSPR_MSEL_NOR | \
317 CSPR_V)
318#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
319#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
320 CSPR_PORT_SIZE_16 | \
321 CSPR_MSEL_NOR | \
322 CSPR_V)
323#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
324/* NOR Flash Timing Params */
325#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
326
327#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
328 FTIM0_NOR_TEADC(0x5) | \
329 FTIM0_NOR_TEAHC(0x5))
330#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
331 FTIM1_NOR_TRAD_NOR(0x1A) |\
332 FTIM1_NOR_TSEQRAD_NOR(0x13))
333#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
334 FTIM2_NOR_TCH(0x4) | \
335 FTIM2_NOR_TWPH(0x0E) | \
336 FTIM2_NOR_TWP(0x1c))
337#define CONFIG_SYS_NOR_FTIM3 0x0
338
339#define CONFIG_SYS_FLASH_QUIET_TEST
340#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
341
342#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
343#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
344#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
345#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
346
347#define CONFIG_SYS_FLASH_EMPTY_INFO
348#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
349 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
350
351/* NAND Flash on IFC */
352#define CONFIG_NAND_FSL_IFC
353#define CONFIG_SYS_NAND_MAX_ECCPOS 256
354#define CONFIG_SYS_NAND_MAX_OOBFREE 2
355#define CONFIG_SYS_NAND_BASE 0xff800000
356#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
357
358#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
359#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
360 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
361 | CSPR_MSEL_NAND /* MSEL = NAND */ \
362 | CSPR_V)
363#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
364
365#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
366 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
367 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
368 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
369 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
370 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
371 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
372
373#define CONFIG_SYS_NAND_ONFI_DETECTION
374
375/* ONFI NAND Flash mode0 Timing Params */
376#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
377 FTIM0_NAND_TWP(0x18) | \
378 FTIM0_NAND_TWCHT(0x07) | \
379 FTIM0_NAND_TWH(0x0a))
380#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
381 FTIM1_NAND_TWBE(0x39) | \
382 FTIM1_NAND_TRR(0x0e) | \
383 FTIM1_NAND_TRP(0x18))
384#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
385 FTIM2_NAND_TREH(0x0a) | \
386 FTIM2_NAND_TWHRE(0x1e))
387#define CONFIG_SYS_NAND_FTIM3 0x0
388
389#define CONFIG_SYS_NAND_DDR_LAW 11
390#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
391#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800392
393#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
394
Miquel Raynald0935362019-10-03 19:50:03 +0200395#if defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800396#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
397#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
398#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
399#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
400#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
401#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
402#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
403#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
404#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
405#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
406#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
407#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
408#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
409#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
410#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
411#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
412#else
413#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
414#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
415#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
416#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
417#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
418#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
419#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
420#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
421#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
422#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
423#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
424#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
425#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
426#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
427#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
428#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
429#endif
430#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
431#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
432#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
433#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
434#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
435#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
436#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
437#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
438
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800439/* CPLD on IFC */
440#define CONFIG_SYS_CPLD_BASE 0xffdf0000
441#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
442#define CONFIG_SYS_CSPR3_EXT (0xf)
443#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
444 | CSPR_PORT_SIZE_8 \
445 | CSPR_MSEL_GPCM \
446 | CSPR_V)
447
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000448#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800449#define CONFIG_SYS_CSOR3 0x0
450
451/* CPLD Timing parameters for IFC CS3 */
452#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
453 FTIM0_GPCM_TEADC(0x0e) | \
454 FTIM0_GPCM_TEAHC(0x0e))
455#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
456 FTIM1_GPCM_TRAD(0x1f))
457#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan6e2ee5b2014-10-20 16:03:15 +0800458 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanc3eb88d2014-09-12 14:47:09 +0800459 FTIM2_GPCM_TWP(0x1f))
460#define CONFIG_SYS_CS3_FTIM3 0x0
461
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800462#if defined(CONFIG_RAMBOOT_PBL)
463#define CONFIG_SYS_RAMBOOT
464#endif
465
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800466/* I2C */
467#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
468#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
469#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
470#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
471
472#define I2C_MUX_CH_DEFAULT 0x8
473#define I2C_MUX_CH_VOL_MONITOR 0xa
474#define I2C_MUX_CH_VSC3316_FS 0xc
475#define I2C_MUX_CH_VSC3316_BS 0xd
476
477/* Voltage monitor on channel 2*/
478#define I2C_VOL_MONITOR_ADDR 0x40
479#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
480#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
481#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
482
Ying Zhangff779052016-01-22 12:15:13 +0800483#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
484#ifndef CONFIG_SPL_BUILD
485#define CONFIG_VID
486#endif
487#define CONFIG_VOL_MONITOR_IR36021_SET
488#define CONFIG_VOL_MONITOR_IR36021_READ
489/* The lowest and highest voltage allowed for T4240RDB */
490#define VDD_MV_MIN 819
491#define VDD_MV_MAX 1212
492
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800493/*
494 * eSPI - Enhanced SPI
495 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800496
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800497/* Qman/Bman */
498#ifndef CONFIG_NOBQFMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800499#define CONFIG_SYS_BMAN_NUM_PORTALS 50
500#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
501#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
502#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500503#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
504#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
505#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
506#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
507#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
508 CONFIG_SYS_BMAN_CENA_SIZE)
509#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
510#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800511#define CONFIG_SYS_QMAN_NUM_PORTALS 50
512#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
513#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
514#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500515#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
516#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
517#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
518#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
519#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
520 CONFIG_SYS_QMAN_CENA_SIZE)
521#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
522#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800523
524#define CONFIG_SYS_DPAA_FMAN
525#define CONFIG_SYS_DPAA_PME
526#define CONFIG_SYS_PMAN
527#define CONFIG_SYS_DPAA_DCE
528#define CONFIG_SYS_DPAA_RMAN
529#define CONFIG_SYS_INTERLAKEN
530
531/* Default address of microcode for the Linux Fman driver */
532#if defined(CONFIG_SPIFLASH)
533/*
534 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
535 * env, so we got 0x110000.
536 */
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800537#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
538#elif defined(CONFIG_SDCARD)
539/*
540 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800541 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
542 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800543 */
Chunhe Lan66cba6b2015-03-20 17:08:54 +0800544#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200545#elif defined(CONFIG_MTD_RAW_NAND)
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800546#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
547#else
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800548#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
549#endif
550#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
551#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
552#endif /* CONFIG_NOBQFMAN */
553
554#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800555#define CONFIG_CORTINA_FW_ADDR 0xefe00000
556#define CONFIG_CORTINA_FW_LENGTH 0x40000
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800557#define SGMII_PHY_ADDR1 0x0
558#define SGMII_PHY_ADDR2 0x1
559#define SGMII_PHY_ADDR3 0x2
560#define SGMII_PHY_ADDR4 0x3
561#define SGMII_PHY_ADDR5 0x4
562#define SGMII_PHY_ADDR6 0x5
563#define SGMII_PHY_ADDR7 0x6
564#define SGMII_PHY_ADDR8 0x7
565#define FM1_10GEC1_PHY_ADDR 0x10
566#define FM1_10GEC2_PHY_ADDR 0x11
567#define FM2_10GEC1_PHY_ADDR 0x12
568#define FM2_10GEC2_PHY_ADDR 0x13
569#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
570#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
571#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
572#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
573#endif
574
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800575/* SATA */
576#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800577#define CONFIG_SYS_SATA_MAX_DEVICE 2
578#define CONFIG_SATA1
579#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
580#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
581#define CONFIG_SATA2
582#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
583#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
584
585#define CONFIG_LBA48
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800586#endif
587
588#ifdef CONFIG_FMAN_ENET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800589#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800590#endif
591
592/*
593* USB
594*/
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800595#define CONFIG_USB_EHCI_FSL
596#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800597#define CONFIG_HAS_FSL_DR_USB
598
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800599#ifdef CONFIG_MMC
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800600#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
601#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Xiaobo Xiede25faf2014-11-18 09:12:24 +0800602#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800603#endif
604
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800605
606#define __USB_PHY_TYPE utmi
607
608/*
609 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
610 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
611 * interleaving. It can be cacheline, page, bank, superbank.
612 * See doc/README.fsl-ddr for details.
613 */
York Sun0fad3262016-11-21 13:35:41 -0800614#ifdef CONFIG_ARCH_T4240
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800615#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan5fb08332014-05-07 10:56:18 +0800616#else
617#define CTRL_INTLV_PREFERED cacheline
618#endif
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800619
620#define CONFIG_EXTRA_ENV_SETTINGS \
621 "hwconfig=fsl_ddr:" \
622 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
623 "bank_intlv=auto;" \
624 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
625 "netdev=eth0\0" \
626 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
627 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
628 "tftpflash=tftpboot $loadaddr $uboot && " \
629 "protect off $ubootaddr +$filesize && " \
630 "erase $ubootaddr +$filesize && " \
631 "cp.b $loadaddr $ubootaddr $filesize && " \
632 "protect on $ubootaddr +$filesize && " \
633 "cmp.b $loadaddr $ubootaddr $filesize\0" \
634 "consoledev=ttyS0\0" \
635 "ramdiskaddr=2000000\0" \
636 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500637 "fdtaddr=1e00000\0" \
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800638 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
639 "bdev=sda3\0"
640
641#define CONFIG_HVBOOT \
642 "setenv bootargs config-addr=0x60000000; " \
643 "bootm 0x01000000 - 0x00f00000"
644
645#define CONFIG_LINUX \
646 "setenv bootargs root=/dev/ram rw " \
647 "console=$consoledev,$baudrate $othbootargs;" \
648 "setenv ramdiskaddr 0x02000000;" \
649 "setenv fdtaddr 0x00c00000;" \
650 "setenv loadaddr 0x1000000;" \
651 "bootm $loadaddr $ramdiskaddr $fdtaddr"
652
653#define CONFIG_HDBOOT \
654 "setenv bootargs root=/dev/$bdev rw " \
655 "console=$consoledev,$baudrate $othbootargs;" \
656 "tftp $loadaddr $bootfile;" \
657 "tftp $fdtaddr $fdtfile;" \
658 "bootm $loadaddr - $fdtaddr"
659
660#define CONFIG_NFSBOOTCOMMAND \
661 "setenv bootargs root=/dev/nfs rw " \
662 "nfsroot=$serverip:$rootpath " \
663 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
664 "console=$consoledev,$baudrate $othbootargs;" \
665 "tftp $loadaddr $bootfile;" \
666 "tftp $fdtaddr $fdtfile;" \
667 "bootm $loadaddr - $fdtaddr"
668
669#define CONFIG_RAMBOOTCOMMAND \
670 "setenv bootargs root=/dev/ram rw " \
671 "console=$consoledev,$baudrate $othbootargs;" \
672 "tftp $ramdiskaddr $ramdiskfile;" \
673 "tftp $loadaddr $bootfile;" \
674 "tftp $fdtaddr $fdtfile;" \
675 "bootm $loadaddr $ramdiskaddr $fdtaddr"
676
677#define CONFIG_BOOTCOMMAND CONFIG_LINUX
678
679#include <asm/fsl_secure_boot.h>
680
Chunhe Lan8e4f3ff2014-04-14 18:42:06 +0800681#endif /* __CONFIG_H */