blob: 065e1e928189fac46fa69a497541a766e1ff0b0f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiewade32cd2007-08-16 05:04:31 -05002/*
3 * Configuation settings for the esd TASREG board.
4 *
5 * (C) Copyright 2004
6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
TsiChungLiewade32cd2007-08-16 05:04:31 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5249EVB_H
14#define _M5249EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewade32cd2007-08-16 05:04:31 -050020#define CONFIG_MCFTMR
21
22#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewade32cd2007-08-16 05:04:31 -050024
25#undef CONFIG_WATCHDOG
26
27#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
28
29/*
30 * BOOTP options
31 */
32#undef CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiewade32cd2007-08-16 05:04:31 -050033
34/*
35 * Command line configuration.
36 */
TsiChungLiewade32cd2007-08-16 05:04:31 -050037
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020038#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
TsiChungLiewade32cd2007-08-16 05:04:31 -050039
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
TsiChungLiewade32cd2007-08-16 05:04:31 -050041
TsiChungLiewade32cd2007-08-16 05:04:31 -050042/*
43 * Clock configuration: enable only one of the following options
44 */
45
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
47#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
48#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewade32cd2007-08-16 05:04:31 -050049
50/*
51 * Low Level Configuration Settings
52 * (address mappings, register initial values, etc.)
53 * You should know what you are doing if you make changes here.
54 */
55
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
57#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewade32cd2007-08-16 05:04:31 -050058
59/*-----------------------------------------------------------------------
60 * Definitions for initial stack pointer and data area (in DPRAM)
61 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020063#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020064#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewade32cd2007-08-16 05:04:31 -050066
angelo@sysam.it6312a952015-03-29 22:54:16 +020067#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060068 . = DEFINED(env_offset) ? env_offset : .; \
69 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +020070
TsiChungLiewade32cd2007-08-16 05:04:31 -050071/*-----------------------------------------------------------------------
72 * Start addresses for the final memory configuration
73 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020074 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewade32cd2007-08-16 05:04:31 -050075 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_SDRAM_BASE 0x00000000
77#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +000078#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewade32cd2007-08-16 05:04:31 -050079
80#if 0 /* test-only */
81#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
82#endif
83
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewade32cd2007-08-16 05:04:31 -050085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_MONITOR_LEN 0x20000
87#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
88#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewade32cd2007-08-16 05:04:31 -050089
90/*
91 * For booting Linux, the board info and command line data
92 * have to be in the first 8 MB of memory, since this is
93 * the maximum mapped by the Linux kernel during initialization ??
94 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewade32cd2007-08-16 05:04:31 -050096
97/*-----------------------------------------------------------------------
98 * FLASH organization
99 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewade32cd2007-08-16 05:04:31 -0500101
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
103# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
104# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
105# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106# define CONFIG_SYS_FLASH_CHECKSUM
107# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewade32cd2007-08-16 05:04:31 -0500108#endif
109
110/*-----------------------------------------------------------------------
111 * Cache Configuration
112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewade32cd2007-08-16 05:04:31 -0500114
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600115#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200116 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600117#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200118 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600119#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
120#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
121 CF_ADDRMASK(2) | \
122 CF_ACR_EN | CF_ACR_SM_ALL)
123#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
124 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
125 CF_ACR_EN | CF_ACR_SM_ALL)
126#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
127 CF_CACR_DBWE)
128
TsiChungLiewade32cd2007-08-16 05:04:31 -0500129/*-----------------------------------------------------------------------
130 * Memory bank definitions
131 */
132
133/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000134#define CONFIG_SYS_CS0_BASE 0xffe00000
135#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500136/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000137#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500138
139/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000140#define CONFIG_SYS_CS1_BASE 0xe0000000
141#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
142#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewade32cd2007-08-16 05:04:31 -0500143
144/*-----------------------------------------------------------------------
145 * Port configuration
146 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
148#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
149#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
150#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
151#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
152#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
153#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewade32cd2007-08-16 05:04:31 -0500154
155#endif /* M5249 */