blob: 3ff173ad3391c7ff9a32873d0765761c8b59b356 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Roberto Ceratib1eee652013-04-24 10:46:17 +08002/*
3 * Micrel KS8851_MLL 16bit Network driver
4 * Copyright (c) 2011 Roberto Cerati <roberto.cerati@bticino.it>
Roberto Ceratib1eee652013-04-24 10:46:17 +08005 */
6
Simon Glass0f2af882020-05-10 11:40:05 -06007#include <log.h>
Roberto Ceratib1eee652013-04-24 10:46:17 +08008#include <asm/io.h>
9#include <common.h>
10#include <command.h>
11#include <malloc.h>
12#include <net.h>
13#include <miiphy.h>
Simon Glassdbd79542020-05-10 11:40:11 -060014#include <linux/delay.h>
Roberto Ceratib1eee652013-04-24 10:46:17 +080015
16#include "ks8851_mll.h"
17
18#define DRIVERNAME "ks8851_mll"
19
Roberto Ceratib1eee652013-04-24 10:46:17 +080020#define RX_BUF_SIZE 2000
21
Roberto Ceratib1eee652013-04-24 10:46:17 +080022/*
Roberto Ceratib1eee652013-04-24 10:46:17 +080023 * struct ks_net - KS8851 driver private data
Marek Vasut1e1693e2020-03-25 17:35:00 +010024 * @dev : legacy non-DM ethernet device structure
25 * @iobase : register base
Roberto Ceratib1eee652013-04-24 10:46:17 +080026 * @bus_width : i/o bus width.
Roberto Ceratib1eee652013-04-24 10:46:17 +080027 * @sharedbus : Multipex(addr and data bus) mode indicator.
Marek Vasut21bf5782020-03-25 17:23:11 +010028 * @extra_byte : number of extra byte prepended rx pkt.
Roberto Ceratib1eee652013-04-24 10:46:17 +080029 */
Roberto Ceratib1eee652013-04-24 10:46:17 +080030struct ks_net {
Marek Vasutf5d054b2020-03-25 18:00:35 +010031#ifndef CONFIG_DM_ETH
Marek Vasut1e1693e2020-03-25 17:35:00 +010032 struct eth_device dev;
Marek Vasutf5d054b2020-03-25 18:00:35 +010033#endif
Marek Vasut1e1693e2020-03-25 17:35:00 +010034 phys_addr_t iobase;
Roberto Ceratib1eee652013-04-24 10:46:17 +080035 int bus_width;
Roberto Ceratib1eee652013-04-24 10:46:17 +080036 u16 sharedbus;
Marek Vasut5347ab62020-03-25 18:47:10 +010037 u16 rxfc;
Roberto Ceratib1eee652013-04-24 10:46:17 +080038 u8 extra_byte;
Marek Vasut1e1693e2020-03-25 17:35:00 +010039};
Roberto Ceratib1eee652013-04-24 10:46:17 +080040
41#define BE3 0x8000 /* Byte Enable 3 */
42#define BE2 0x4000 /* Byte Enable 2 */
43#define BE1 0x2000 /* Byte Enable 1 */
44#define BE0 0x1000 /* Byte Enable 0 */
45
Marek Vasut1e1693e2020-03-25 17:35:00 +010046static u8 ks_rdreg8(struct ks_net *ks, u16 offset)
Roberto Ceratib1eee652013-04-24 10:46:17 +080047{
48 u8 shift_bit = offset & 0x03;
49 u8 shift_data = (offset & 1) << 3;
50
Marek Vasut1e1693e2020-03-25 17:35:00 +010051 writew(offset | (BE0 << shift_bit), ks->iobase + 2);
Roberto Ceratib1eee652013-04-24 10:46:17 +080052
Marek Vasut1e1693e2020-03-25 17:35:00 +010053 return (u8)(readw(ks->iobase) >> shift_data);
Roberto Ceratib1eee652013-04-24 10:46:17 +080054}
55
Marek Vasut1e1693e2020-03-25 17:35:00 +010056static u16 ks_rdreg16(struct ks_net *ks, u16 offset)
Roberto Ceratib1eee652013-04-24 10:46:17 +080057{
Marek Vasut1e1693e2020-03-25 17:35:00 +010058 writew(offset | ((BE1 | BE0) << (offset & 0x02)), ks->iobase + 2);
Roberto Ceratib1eee652013-04-24 10:46:17 +080059
Marek Vasut1e1693e2020-03-25 17:35:00 +010060 return readw(ks->iobase);
Roberto Ceratib1eee652013-04-24 10:46:17 +080061}
62
Marek Vasut1e1693e2020-03-25 17:35:00 +010063static void ks_wrreg16(struct ks_net *ks, u16 offset, u16 val)
Roberto Ceratib1eee652013-04-24 10:46:17 +080064{
Marek Vasut1e1693e2020-03-25 17:35:00 +010065 writew(offset | ((BE1 | BE0) << (offset & 0x02)), ks->iobase + 2);
66 writew(val, ks->iobase);
Roberto Ceratib1eee652013-04-24 10:46:17 +080067}
68
69/*
70 * ks_inblk - read a block of data from QMU. This is called after sudo DMA mode
71 * enabled.
72 * @ks: The chip state
73 * @wptr: buffer address to save data
74 * @len: length in byte to read
75 */
Marek Vasut1e1693e2020-03-25 17:35:00 +010076static inline void ks_inblk(struct ks_net *ks, u16 *wptr, u32 len)
Roberto Ceratib1eee652013-04-24 10:46:17 +080077{
78 len >>= 1;
79
80 while (len--)
Marek Vasut1e1693e2020-03-25 17:35:00 +010081 *wptr++ = readw(ks->iobase);
Roberto Ceratib1eee652013-04-24 10:46:17 +080082}
83
84/*
85 * ks_outblk - write data to QMU. This is called after sudo DMA mode enabled.
86 * @ks: The chip information
87 * @wptr: buffer address
88 * @len: length in byte to write
89 */
Marek Vasut1e1693e2020-03-25 17:35:00 +010090static inline void ks_outblk(struct ks_net *ks, u16 *wptr, u32 len)
Roberto Ceratib1eee652013-04-24 10:46:17 +080091{
92 len >>= 1;
93
94 while (len--)
Marek Vasut1e1693e2020-03-25 17:35:00 +010095 writew(*wptr++, ks->iobase);
Roberto Ceratib1eee652013-04-24 10:46:17 +080096}
97
Marek Vasut1e1693e2020-03-25 17:35:00 +010098static void ks_enable_int(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +080099{
Marek Vasut1e1693e2020-03-25 17:35:00 +0100100 ks_wrreg16(ks, KS_IER, IRQ_LCI | IRQ_TXI | IRQ_RXI);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800101}
102
Marek Vasut1e1693e2020-03-25 17:35:00 +0100103static void ks_set_powermode(struct ks_net *ks, unsigned int pwrmode)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800104{
Marek Vasute457cb12020-03-25 17:25:29 +0100105 unsigned int pmecr;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800106
Marek Vasut1e1693e2020-03-25 17:35:00 +0100107 ks_rdreg16(ks, KS_GRR);
108 pmecr = ks_rdreg16(ks, KS_PMECR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800109 pmecr &= ~PMECR_PM_MASK;
110 pmecr |= pwrmode;
111
Marek Vasut1e1693e2020-03-25 17:35:00 +0100112 ks_wrreg16(ks, KS_PMECR, pmecr);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800113}
114
115/*
116 * ks_read_config - read chip configuration of bus width.
117 * @ks: The chip information
118 */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100119static void ks_read_config(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800120{
121 u16 reg_data = 0;
122
123 /* Regardless of bus width, 8 bit read should always work. */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100124 reg_data = ks_rdreg8(ks, KS_CCR) & 0x00FF;
125 reg_data |= ks_rdreg8(ks, KS_CCR + 1) << 8;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800126
127 /* addr/data bus are multiplexed */
128 ks->sharedbus = (reg_data & CCR_SHARED) == CCR_SHARED;
129
130 /*
131 * There are garbage data when reading data from QMU,
132 * depending on bus-width.
133 */
134 if (reg_data & CCR_8BIT) {
135 ks->bus_width = ENUM_BUS_8BIT;
136 ks->extra_byte = 1;
137 } else if (reg_data & CCR_16BIT) {
138 ks->bus_width = ENUM_BUS_16BIT;
139 ks->extra_byte = 2;
140 } else {
141 ks->bus_width = ENUM_BUS_32BIT;
142 ks->extra_byte = 4;
143 }
144}
145
146/*
147 * ks_soft_reset - issue one of the soft reset to the device
148 * @ks: The device state.
149 * @op: The bit(s) to set in the GRR
150 *
151 * Issue the relevant soft-reset command to the device's GRR register
152 * specified by @op.
153 *
154 * Note, the delays are in there as a caution to ensure that the reset
155 * has time to take effect and then complete. Since the datasheet does
156 * not currently specify the exact sequence, we have chosen something
157 * that seems to work with our device.
158 */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100159static void ks_soft_reset(struct ks_net *ks, unsigned int op)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800160{
161 /* Disable interrupt first */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100162 ks_wrreg16(ks, KS_IER, 0x0000);
163 ks_wrreg16(ks, KS_GRR, op);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800164 mdelay(10); /* wait a short time to effect reset */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100165 ks_wrreg16(ks, KS_GRR, 0);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800166 mdelay(1); /* wait for condition to clear */
167}
168
Marek Vasut1e1693e2020-03-25 17:35:00 +0100169void ks_enable_qmu(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800170{
171 u16 w;
172
Marek Vasut1e1693e2020-03-25 17:35:00 +0100173 w = ks_rdreg16(ks, KS_TXCR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800174
175 /* Enables QMU Transmit (TXCR). */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100176 ks_wrreg16(ks, KS_TXCR, w | TXCR_TXE);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800177
178 /* Enable RX Frame Count Threshold and Auto-Dequeue RXQ Frame */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100179 w = ks_rdreg16(ks, KS_RXQCR);
180 ks_wrreg16(ks, KS_RXQCR, w | RXQCR_RXFCTE);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800181
182 /* Enables QMU Receive (RXCR1). */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100183 w = ks_rdreg16(ks, KS_RXCR1);
184 ks_wrreg16(ks, KS_RXCR1, w | RXCR1_RXE);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800185}
186
Marek Vasut1e1693e2020-03-25 17:35:00 +0100187static void ks_disable_qmu(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800188{
189 u16 w;
190
Marek Vasut1e1693e2020-03-25 17:35:00 +0100191 w = ks_rdreg16(ks, KS_TXCR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800192
193 /* Disables QMU Transmit (TXCR). */
194 w &= ~TXCR_TXE;
Marek Vasut1e1693e2020-03-25 17:35:00 +0100195 ks_wrreg16(ks, KS_TXCR, w);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800196
197 /* Disables QMU Receive (RXCR1). */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100198 w = ks_rdreg16(ks, KS_RXCR1);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800199 w &= ~RXCR1_RXE;
Marek Vasut1e1693e2020-03-25 17:35:00 +0100200 ks_wrreg16(ks, KS_RXCR1, w);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800201}
202
Marek Vasut1e1693e2020-03-25 17:35:00 +0100203static inline void ks_read_qmu(struct ks_net *ks, u16 *buf, u32 len)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800204{
205 u32 r = ks->extra_byte & 0x1;
206 u32 w = ks->extra_byte - r;
207
208 /* 1. set sudo DMA mode */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100209 ks_wrreg16(ks, KS_RXFDPR, RXFDPR_RXFPAI);
210 ks_wrreg16(ks, KS_RXQCR, RXQCR_CMD_CNTL | RXQCR_SDA);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800211
212 /*
213 * 2. read prepend data
214 *
215 * read 4 + extra bytes and discard them.
216 * extra bytes for dummy, 2 for status, 2 for len
217 */
218
219 if (r)
Marek Vasut1e1693e2020-03-25 17:35:00 +0100220 ks_rdreg8(ks, 0);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800221
Marek Vasut1e1693e2020-03-25 17:35:00 +0100222 ks_inblk(ks, buf, w + 2 + 2);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800223
224 /* 3. read pkt data */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100225 ks_inblk(ks, buf, ALIGN(len, 4));
Roberto Ceratib1eee652013-04-24 10:46:17 +0800226
227 /* 4. reset sudo DMA Mode */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100228 ks_wrreg16(ks, KS_RXQCR, RXQCR_CMD_CNTL);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800229}
230
Marek Vasut5347ab62020-03-25 18:47:10 +0100231static int ks_rcv(struct ks_net *ks, uchar *data)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800232{
Marek Vasut21bf5782020-03-25 17:23:11 +0100233 u16 sts, len;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800234
Marek Vasut5347ab62020-03-25 18:47:10 +0100235 if (!ks->rxfc)
236 ks->rxfc = ks_rdreg16(ks, KS_RXFCTR) >> 8;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800237
Marek Vasut5347ab62020-03-25 18:47:10 +0100238 if (!ks->rxfc)
239 return 0;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800240
Marek Vasut5347ab62020-03-25 18:47:10 +0100241 /* Checking Received packet status */
242 sts = ks_rdreg16(ks, KS_RXFHSR);
243 /* Get packet len from hardware */
244 len = ks_rdreg16(ks, KS_RXFHBCR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800245
Marek Vasut5347ab62020-03-25 18:47:10 +0100246 if ((sts & RXFSHR_RXFV) && len && (len < RX_BUF_SIZE)) {
247 /* read data block including CRC 4 bytes */
248 ks_read_qmu(ks, (u16 *)data, len);
249 ks->rxfc--;
250 return len - 4;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800251 }
Marek Vasut5347ab62020-03-25 18:47:10 +0100252
253 ks_wrreg16(ks, KS_RXQCR, RXQCR_CMD_CNTL | RXQCR_RRXEF);
254 printf(DRIVERNAME ": bad packet\n");
255 return 0;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800256}
257
258/*
259 * ks_read_selftest - read the selftest memory info.
260 * @ks: The device state
261 *
262 * Read and check the TX/RX memory selftest information.
263 */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100264static int ks_read_selftest(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800265{
266 u16 both_done = MBIR_TXMBF | MBIR_RXMBF;
267 u16 mbir;
268 int ret = 0;
269
Marek Vasut1e1693e2020-03-25 17:35:00 +0100270 mbir = ks_rdreg16(ks, KS_MBIR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800271
272 if ((mbir & both_done) != both_done) {
273 printf(DRIVERNAME ": Memory selftest not finished\n");
274 return 0;
275 }
276
277 if (mbir & MBIR_TXMBFA) {
278 printf(DRIVERNAME ": TX memory selftest fails\n");
279 ret |= 1;
280 }
281
282 if (mbir & MBIR_RXMBFA) {
283 printf(DRIVERNAME ": RX memory selftest fails\n");
284 ret |= 2;
285 }
286
287 debug(DRIVERNAME ": the selftest passes\n");
288
289 return ret;
290}
291
Marek Vasut1e1693e2020-03-25 17:35:00 +0100292static void ks_setup(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800293{
294 u16 w;
295
296 /* Setup Transmit Frame Data Pointer Auto-Increment (TXFDPR) */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100297 ks_wrreg16(ks, KS_TXFDPR, TXFDPR_TXFPAI);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800298
299 /* Setup Receive Frame Data Pointer Auto-Increment */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100300 ks_wrreg16(ks, KS_RXFDPR, RXFDPR_RXFPAI);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800301
302 /* Setup Receive Frame Threshold - 1 frame (RXFCTFC) */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100303 ks_wrreg16(ks, KS_RXFCTR, 1 & RXFCTR_THRESHOLD_MASK);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800304
305 /* Setup RxQ Command Control (RXQCR) */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100306 ks_wrreg16(ks, KS_RXQCR, RXQCR_CMD_CNTL);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800307
308 /*
309 * set the force mode to half duplex, default is full duplex
310 * because if the auto-negotiation fails, most switch uses
311 * half-duplex.
312 */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100313 w = ks_rdreg16(ks, KS_P1MBCR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800314 w &= ~P1MBCR_FORCE_FDX;
Marek Vasut1e1693e2020-03-25 17:35:00 +0100315 ks_wrreg16(ks, KS_P1MBCR, w);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800316
317 w = TXCR_TXFCE | TXCR_TXPE | TXCR_TXCRC | TXCR_TCGIP;
Marek Vasut1e1693e2020-03-25 17:35:00 +0100318 ks_wrreg16(ks, KS_TXCR, w);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800319
320 w = RXCR1_RXFCE | RXCR1_RXBE | RXCR1_RXUE | RXCR1_RXME | RXCR1_RXIPFCC;
321
322 /* Normal mode */
323 w |= RXCR1_RXPAFMA;
324
Marek Vasut1e1693e2020-03-25 17:35:00 +0100325 ks_wrreg16(ks, KS_RXCR1, w);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800326}
327
Marek Vasut1e1693e2020-03-25 17:35:00 +0100328static void ks_setup_int(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800329{
Roberto Ceratib1eee652013-04-24 10:46:17 +0800330 /* Clear the interrupts status of the hardware. */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100331 ks_wrreg16(ks, KS_ISR, 0xffff);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800332}
333
Marek Vasut1e1693e2020-03-25 17:35:00 +0100334static int ks8851_mll_detect_chip(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800335{
Marek Vasutb4ba60b2020-03-25 18:15:46 +0100336 unsigned short val;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800337
Marek Vasut1e1693e2020-03-25 17:35:00 +0100338 ks_read_config(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800339
Marek Vasut1e1693e2020-03-25 17:35:00 +0100340 val = ks_rdreg16(ks, KS_CIDER);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800341
342 if (val == 0xffff) {
343 /* Special case -- no chip present */
344 printf(DRIVERNAME ": is chip mounted ?\n");
345 return -1;
346 } else if ((val & 0xfff0) != CIDER_ID) {
347 printf(DRIVERNAME ": Invalid chip id 0x%04x\n", val);
348 return -1;
349 }
350
351 debug("Read back KS8851 id 0x%x\n", val);
352
Marek Vasutb4ba60b2020-03-25 18:15:46 +0100353 if ((val & 0xfff0) != CIDER_ID) {
Roberto Ceratib1eee652013-04-24 10:46:17 +0800354 printf(DRIVERNAME ": Unknown chip ID %04x\n", val);
355 return -1;
356 }
357
Roberto Ceratib1eee652013-04-24 10:46:17 +0800358 return 0;
359}
360
Marek Vasut1e1693e2020-03-25 17:35:00 +0100361static void ks8851_mll_reset(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800362{
363 /* wake up powermode to normal mode */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100364 ks_set_powermode(ks, PMECR_PM_NORMAL);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800365 mdelay(1); /* wait for normal mode to take effect */
366
367 /* Disable interrupt and reset */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100368 ks_soft_reset(ks, GRR_GSR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800369
370 /* turn off the IRQs and ack any outstanding */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100371 ks_wrreg16(ks, KS_IER, 0x0000);
372 ks_wrreg16(ks, KS_ISR, 0xffff);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800373
374 /* shutdown RX/TX QMU */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100375 ks_disable_qmu(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800376}
377
Marek Vasut1e1693e2020-03-25 17:35:00 +0100378static void ks8851_mll_phy_configure(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800379{
380 u16 data;
381
Marek Vasut1e1693e2020-03-25 17:35:00 +0100382 ks_setup(ks);
383 ks_setup_int(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800384
385 /* Probing the phy */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100386 data = ks_rdreg16(ks, KS_OBCR);
387 ks_wrreg16(ks, KS_OBCR, data | OBCR_ODS_16MA);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800388
389 debug(DRIVERNAME ": phy initialized\n");
390}
391
Marek Vasut1e1693e2020-03-25 17:35:00 +0100392static void ks8851_mll_enable(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800393{
Marek Vasut1e1693e2020-03-25 17:35:00 +0100394 ks_wrreg16(ks, KS_ISR, 0xffff);
395 ks_enable_int(ks);
396 ks_enable_qmu(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800397}
398
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100399static int ks8851_mll_init_common(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800400{
Marek Vasut1e1693e2020-03-25 17:35:00 +0100401 if (ks_read_selftest(ks)) {
Roberto Ceratib1eee652013-04-24 10:46:17 +0800402 printf(DRIVERNAME ": Selftest failed\n");
403 return -1;
404 }
405
Marek Vasut1e1693e2020-03-25 17:35:00 +0100406 ks8851_mll_reset(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800407
408 /* Configure the PHY, initialize the link state */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100409 ks8851_mll_phy_configure(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800410
Marek Vasut5347ab62020-03-25 18:47:10 +0100411 ks->rxfc = 0;
412
Roberto Ceratib1eee652013-04-24 10:46:17 +0800413 /* Turn on Tx + Rx */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100414 ks8851_mll_enable(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800415
416 return 0;
417}
418
Marek Vasut1e1693e2020-03-25 17:35:00 +0100419static void ks_write_qmu(struct ks_net *ks, u8 *pdata, u16 len)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800420{
Marek Vasut1994c902020-03-25 17:18:55 +0100421 __le16 txw[2];
Roberto Ceratib1eee652013-04-24 10:46:17 +0800422 /* start header at txb[0] to align txw entries */
Marek Vasut1994c902020-03-25 17:18:55 +0100423 txw[0] = 0;
424 txw[1] = cpu_to_le16(len);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800425
426 /* 1. set sudo-DMA mode */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100427 ks_wrreg16(ks, KS_TXFDPR, TXFDPR_TXFPAI);
428 ks_wrreg16(ks, KS_RXQCR, RXQCR_CMD_CNTL | RXQCR_SDA);
Marek Vasute457cb12020-03-25 17:25:29 +0100429 /* 2. write status/length info */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100430 ks_outblk(ks, txw, 4);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800431 /* 3. write pkt data */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100432 ks_outblk(ks, (u16 *)pdata, ALIGN(len, 4));
Roberto Ceratib1eee652013-04-24 10:46:17 +0800433 /* 4. reset sudo-DMA mode */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100434 ks_wrreg16(ks, KS_RXQCR, RXQCR_CMD_CNTL);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800435 /* 5. Enqueue Tx(move the pkt from TX buffer into TXQ) */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100436 ks_wrreg16(ks, KS_TXQCR, TXQCR_METFE);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800437 /* 6. wait until TXQCR_METFE is auto-cleared */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100438 do { } while (ks_rdreg16(ks, KS_TXQCR) & TXQCR_METFE);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800439}
440
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100441static int ks8851_mll_send_common(struct ks_net *ks, void *packet, int length)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800442{
443 u8 *data = (u8 *)packet;
444 u16 tmplen = (u16)length;
445 u16 retv;
446
447 /*
448 * Extra space are required:
449 * 4 byte for alignment, 4 for status/length, 4 for CRC
450 */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100451 retv = ks_rdreg16(ks, KS_TXMIR) & 0x1fff;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800452 if (retv >= tmplen + 12) {
Marek Vasut1e1693e2020-03-25 17:35:00 +0100453 ks_write_qmu(ks, data, tmplen);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800454 return 0;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800455 }
Marek Vasute457cb12020-03-25 17:25:29 +0100456
457 printf(DRIVERNAME ": failed to send packet: No buffer\n");
458 return -1;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800459}
460
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100461static void ks8851_mll_halt_common(struct ks_net *ks)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800462{
Marek Vasut1e1693e2020-03-25 17:35:00 +0100463 ks8851_mll_reset(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800464}
465
466/*
467 * Maximum receive ring size; that is, the number of packets
468 * we can buffer before overflow happens. Basically, this just
469 * needs to be enough to prevent a packet being discarded while
470 * we are processing the previous one.
471 */
Marek Vasut5347ab62020-03-25 18:47:10 +0100472static int ks8851_mll_recv_common(struct ks_net *ks, uchar *data)
Roberto Ceratib1eee652013-04-24 10:46:17 +0800473{
474 u16 status;
Marek Vasut5347ab62020-03-25 18:47:10 +0100475 int ret = 0;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800476
Marek Vasut1e1693e2020-03-25 17:35:00 +0100477 status = ks_rdreg16(ks, KS_ISR);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800478
Marek Vasut1e1693e2020-03-25 17:35:00 +0100479 ks_wrreg16(ks, KS_ISR, status);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800480
Marek Vasut5347ab62020-03-25 18:47:10 +0100481 if (ks->rxfc || (status & IRQ_RXI))
482 ret = ks_rcv(ks, data);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800483
Marek Vasute457cb12020-03-25 17:25:29 +0100484 if (status & IRQ_LDI) {
Marek Vasut1e1693e2020-03-25 17:35:00 +0100485 u16 pmecr = ks_rdreg16(ks, KS_PMECR);
Marek Vasute457cb12020-03-25 17:25:29 +0100486
Roberto Ceratib1eee652013-04-24 10:46:17 +0800487 pmecr &= ~PMECR_WKEVT_MASK;
Marek Vasut1e1693e2020-03-25 17:35:00 +0100488 ks_wrreg16(ks, KS_PMECR, pmecr | PMECR_WKEVT_LINK);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800489 }
490
Marek Vasut5347ab62020-03-25 18:47:10 +0100491 return ret;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800492}
493
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100494static void ks8851_mll_write_hwaddr_common(struct ks_net *ks, u8 enetaddr[6])
Roberto Ceratib1eee652013-04-24 10:46:17 +0800495{
496 u16 addrl, addrm, addrh;
497
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100498 addrh = (enetaddr[0] << 8) | enetaddr[1];
499 addrm = (enetaddr[2] << 8) | enetaddr[3];
500 addrl = (enetaddr[4] << 8) | enetaddr[5];
Roberto Ceratib1eee652013-04-24 10:46:17 +0800501
Marek Vasut1e1693e2020-03-25 17:35:00 +0100502 ks_wrreg16(ks, KS_MARH, addrh);
503 ks_wrreg16(ks, KS_MARM, addrm);
504 ks_wrreg16(ks, KS_MARL, addrl);
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100505}
506
Marek Vasutf5d054b2020-03-25 18:00:35 +0100507#ifndef CONFIG_DM_ETH
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100508static int ks8851_mll_init(struct eth_device *dev, bd_t *bd)
509{
510 struct ks_net *ks = container_of(dev, struct ks_net, dev);
511
512 return ks8851_mll_init_common(ks);
513}
514
515static void ks8851_mll_halt(struct eth_device *dev)
516{
517 struct ks_net *ks = container_of(dev, struct ks_net, dev);
518
519 ks8851_mll_halt_common(ks);
520}
521
522static int ks8851_mll_send(struct eth_device *dev, void *packet, int length)
523{
524 struct ks_net *ks = container_of(dev, struct ks_net, dev);
525
526 return ks8851_mll_send_common(ks, packet, length);
527}
528
529static int ks8851_mll_recv(struct eth_device *dev)
530{
531 struct ks_net *ks = container_of(dev, struct ks_net, dev);
Marek Vasut5347ab62020-03-25 18:47:10 +0100532 int ret;
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100533
Marek Vasut5347ab62020-03-25 18:47:10 +0100534 ret = ks8851_mll_recv_common(ks, net_rx_packets[0]);
535 if (ret)
536 net_process_received_packet(net_rx_packets[0], ret);
537
538 return ret;
Marek Vasutc0bb0d92020-03-25 17:54:45 +0100539}
540
541static int ks8851_mll_write_hwaddr(struct eth_device *dev)
542{
543 struct ks_net *ks = container_of(dev, struct ks_net, dev);
544
545 ks8851_mll_write_hwaddr_common(ks, ks->dev.enetaddr);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800546
547 return 0;
548}
549
550int ks8851_mll_initialize(u8 dev_num, int base_addr)
551{
Marek Vasut1e1693e2020-03-25 17:35:00 +0100552 struct ks_net *ks;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800553
Marek Vasut1e1693e2020-03-25 17:35:00 +0100554 ks = calloc(1, sizeof(*ks));
555 if (!ks)
Marek Vasut033a8792020-03-25 16:52:38 +0100556 return -ENOMEM;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800557
Marek Vasut1e1693e2020-03-25 17:35:00 +0100558 ks->iobase = base_addr;
Roberto Ceratib1eee652013-04-24 10:46:17 +0800559
560 /* Try to detect chip. Will fail if not present. */
Marek Vasut1e1693e2020-03-25 17:35:00 +0100561 if (ks8851_mll_detect_chip(ks)) {
562 free(ks);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800563 return -1;
564 }
565
Marek Vasut1e1693e2020-03-25 17:35:00 +0100566 ks->dev.init = ks8851_mll_init;
567 ks->dev.halt = ks8851_mll_halt;
568 ks->dev.send = ks8851_mll_send;
569 ks->dev.recv = ks8851_mll_recv;
570 ks->dev.write_hwaddr = ks8851_mll_write_hwaddr;
571 sprintf(ks->dev.name, "%s-%hu", DRIVERNAME, dev_num);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800572
Marek Vasut1e1693e2020-03-25 17:35:00 +0100573 eth_register(&ks->dev);
Roberto Ceratib1eee652013-04-24 10:46:17 +0800574
575 return 0;
576}
Marek Vasutf5d054b2020-03-25 18:00:35 +0100577#else /* ifdef CONFIG_DM_ETH */
578static int ks8851_start(struct udevice *dev)
579{
580 struct ks_net *ks = dev_get_priv(dev);
581
582 return ks8851_mll_init_common(ks);
583}
584
585static void ks8851_stop(struct udevice *dev)
586{
587 struct ks_net *ks = dev_get_priv(dev);
588
589 ks8851_mll_halt_common(ks);
590}
591
592static int ks8851_send(struct udevice *dev, void *packet, int length)
593{
594 struct ks_net *ks = dev_get_priv(dev);
595 int ret;
596
597 ret = ks8851_mll_send_common(ks, packet, length);
598
599 return ret ? 0 : -ETIMEDOUT;
600}
601
602static int ks8851_recv(struct udevice *dev, int flags, uchar **packetp)
603{
604 struct ks_net *ks = dev_get_priv(dev);
605 uchar *data = net_rx_packets[0];
606 int ret;
607
608 ret = ks8851_mll_recv_common(ks, data);
609 if (ret)
610 *packetp = (void *)data;
611
612 return ret ? ret : -EAGAIN;
613}
614
615static int ks8851_write_hwaddr(struct udevice *dev)
616{
617 struct ks_net *ks = dev_get_priv(dev);
618 struct eth_pdata *pdata = dev_get_platdata(dev);
619
620 ks8851_mll_write_hwaddr_common(ks, pdata->enetaddr);
621
622 return 0;
623}
624
625static int ks8851_bind(struct udevice *dev)
626{
627 return device_set_name(dev, dev->name);
628}
629
630static int ks8851_probe(struct udevice *dev)
631{
632 struct ks_net *ks = dev_get_priv(dev);
633
634 /* Try to detect chip. Will fail if not present. */
635 ks8851_mll_detect_chip(ks);
636
637 return 0;
638}
639
640static int ks8851_ofdata_to_platdata(struct udevice *dev)
641{
642 struct ks_net *ks = dev_get_priv(dev);
643 struct eth_pdata *pdata = dev_get_platdata(dev);
644
645 pdata->iobase = devfdt_get_addr(dev);
646 ks->iobase = pdata->iobase;
647
648 return 0;
649}
650
651static const struct eth_ops ks8851_ops = {
652 .start = ks8851_start,
653 .stop = ks8851_stop,
654 .send = ks8851_send,
655 .recv = ks8851_recv,
656 .write_hwaddr = ks8851_write_hwaddr,
657};
658
659static const struct udevice_id ks8851_ids[] = {
660 { .compatible = "micrel,ks8851-mll" },
661 { }
662};
663
664U_BOOT_DRIVER(ks8851) = {
665 .name = "eth_ks8851",
666 .id = UCLASS_ETH,
667 .of_match = ks8851_ids,
668 .bind = ks8851_bind,
669 .ofdata_to_platdata = ks8851_ofdata_to_platdata,
670 .probe = ks8851_probe,
671 .ops = &ks8851_ops,
672 .priv_auto_alloc_size = sizeof(struct ks_net),
673 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
674 .flags = DM_FLAG_ALLOC_PRIV_DMA,
675};
676#endif