Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2007 Freescale Semiconductor. |
| 3 | * |
| 4 | * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com> |
| 5 | * |
| 6 | * See file CREDITS for list of people who contributed to this |
| 7 | * project. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
| 25 | #include <common.h> |
| 26 | #include <pci.h> |
| 27 | #include <asm/processor.h> |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame^] | 28 | #include <asm/mmu.h> |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 29 | #include <asm/immap_85xx.h> |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 30 | #include <asm/immap_fsl_pci.h> |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame^] | 31 | #include <asm/fsl_ddr_sdram.h> |
Jon Loeliger | de9737d | 2008-03-04 10:03:03 -0600 | [diff] [blame] | 32 | #include <spd_sdram.h> |
Haiying Wang | c4fc883 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 33 | #include <i2c.h> |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 34 | #include <ioports.h> |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 35 | #include <libfdt.h> |
| 36 | #include <fdt_support.h> |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 37 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 38 | #include "bcsr.h" |
| 39 | |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 40 | const qe_iop_conf_t qe_iop_conf_tab[] = { |
| 41 | /* GETH1 */ |
| 42 | {4, 10, 1, 0, 2}, /* TxD0 */ |
| 43 | {4, 9, 1, 0, 2}, /* TxD1 */ |
| 44 | {4, 8, 1, 0, 2}, /* TxD2 */ |
| 45 | {4, 7, 1, 0, 2}, /* TxD3 */ |
| 46 | {4, 23, 1, 0, 2}, /* TxD4 */ |
| 47 | {4, 22, 1, 0, 2}, /* TxD5 */ |
| 48 | {4, 21, 1, 0, 2}, /* TxD6 */ |
| 49 | {4, 20, 1, 0, 2}, /* TxD7 */ |
| 50 | {4, 15, 2, 0, 2}, /* RxD0 */ |
| 51 | {4, 14, 2, 0, 2}, /* RxD1 */ |
| 52 | {4, 13, 2, 0, 2}, /* RxD2 */ |
| 53 | {4, 12, 2, 0, 2}, /* RxD3 */ |
| 54 | {4, 29, 2, 0, 2}, /* RxD4 */ |
| 55 | {4, 28, 2, 0, 2}, /* RxD5 */ |
| 56 | {4, 27, 2, 0, 2}, /* RxD6 */ |
| 57 | {4, 26, 2, 0, 2}, /* RxD7 */ |
| 58 | {4, 11, 1, 0, 2}, /* TX_EN */ |
| 59 | {4, 24, 1, 0, 2}, /* TX_ER */ |
| 60 | {4, 16, 2, 0, 2}, /* RX_DV */ |
| 61 | {4, 30, 2, 0, 2}, /* RX_ER */ |
| 62 | {4, 17, 2, 0, 2}, /* RX_CLK */ |
| 63 | {4, 19, 1, 0, 2}, /* GTX_CLK */ |
| 64 | {1, 31, 2, 0, 3}, /* GTX125 */ |
| 65 | |
| 66 | /* GETH2 */ |
| 67 | {5, 10, 1, 0, 2}, /* TxD0 */ |
| 68 | {5, 9, 1, 0, 2}, /* TxD1 */ |
| 69 | {5, 8, 1, 0, 2}, /* TxD2 */ |
| 70 | {5, 7, 1, 0, 2}, /* TxD3 */ |
| 71 | {5, 23, 1, 0, 2}, /* TxD4 */ |
| 72 | {5, 22, 1, 0, 2}, /* TxD5 */ |
| 73 | {5, 21, 1, 0, 2}, /* TxD6 */ |
| 74 | {5, 20, 1, 0, 2}, /* TxD7 */ |
| 75 | {5, 15, 2, 0, 2}, /* RxD0 */ |
| 76 | {5, 14, 2, 0, 2}, /* RxD1 */ |
| 77 | {5, 13, 2, 0, 2}, /* RxD2 */ |
| 78 | {5, 12, 2, 0, 2}, /* RxD3 */ |
| 79 | {5, 29, 2, 0, 2}, /* RxD4 */ |
| 80 | {5, 28, 2, 0, 2}, /* RxD5 */ |
| 81 | {5, 27, 2, 0, 3}, /* RxD6 */ |
| 82 | {5, 26, 2, 0, 2}, /* RxD7 */ |
| 83 | {5, 11, 1, 0, 2}, /* TX_EN */ |
| 84 | {5, 24, 1, 0, 2}, /* TX_ER */ |
| 85 | {5, 16, 2, 0, 2}, /* RX_DV */ |
| 86 | {5, 30, 2, 0, 2}, /* RX_ER */ |
| 87 | {5, 17, 2, 0, 2}, /* RX_CLK */ |
| 88 | {5, 19, 1, 0, 2}, /* GTX_CLK */ |
| 89 | {1, 31, 2, 0, 3}, /* GTX125 */ |
| 90 | {4, 6, 3, 0, 2}, /* MDIO */ |
| 91 | {4, 5, 1, 0, 2}, /* MDC */ |
Anton Vorontsov | 4fdb81b | 2007-10-22 19:58:19 +0400 | [diff] [blame] | 92 | |
| 93 | /* UART1 */ |
| 94 | {2, 0, 1, 0, 2}, /* UART_SOUT1 */ |
| 95 | {2, 1, 1, 0, 2}, /* UART_RTS1 */ |
| 96 | {2, 2, 2, 0, 2}, /* UART_CTS1 */ |
| 97 | {2, 3, 2, 0, 2}, /* UART_SIN1 */ |
| 98 | |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 99 | {0, 0, 0, 0, QE_IOP_TAB_END}, /* END of table */ |
| 100 | }; |
| 101 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 102 | |
| 103 | #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) |
| 104 | extern void ddr_enable_ecc(unsigned int dram_size); |
| 105 | #endif |
| 106 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 107 | void local_bus_init(void); |
| 108 | void sdram_init(void); |
| 109 | |
| 110 | int board_early_init_f (void) |
| 111 | { |
| 112 | /* |
| 113 | * Initialize local bus. |
| 114 | */ |
| 115 | local_bus_init (); |
| 116 | |
| 117 | enable_8568mds_duart(); |
| 118 | enable_8568mds_flash_write(); |
Anton Vorontsov | 734b442 | 2007-10-22 18:12:46 +0400 | [diff] [blame] | 119 | #if defined(CONFIG_UEC_ETH1) || defined(CONFIG_UEC_ETH2) |
| 120 | reset_8568mds_uccs(); |
| 121 | #endif |
Andy Fleming | ee0e917 | 2007-08-14 00:14:25 -0500 | [diff] [blame] | 122 | #if defined(CONFIG_QE) && !defined(CONFIG_eTSEC_MDIO_BUS) |
| 123 | enable_8568mds_qe_mdio(); |
| 124 | #endif |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 125 | |
Haiying Wang | c4fc883 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 126 | #ifdef CFG_I2C2_OFFSET |
| 127 | /* Enable I2C2_SCL and I2C2_SDA */ |
| 128 | volatile struct par_io *port_c; |
| 129 | port_c = (struct par_io*)(CFG_IMMR + 0xe0140); |
| 130 | port_c->cpdir2 |= 0x0f000000; |
| 131 | port_c->cppar2 &= ~0x0f000000; |
| 132 | port_c->cppar2 |= 0x0a000000; |
| 133 | #endif |
| 134 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 135 | return 0; |
| 136 | } |
| 137 | |
| 138 | int checkboard (void) |
| 139 | { |
| 140 | printf ("Board: 8568 MDS\n"); |
| 141 | |
| 142 | return 0; |
| 143 | } |
| 144 | |
Becky Bruce | bd99ae7 | 2008-06-09 16:03:40 -0500 | [diff] [blame] | 145 | phys_size_t |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 146 | initdram(int board_type) |
| 147 | { |
| 148 | long dram_size = 0; |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 149 | |
| 150 | puts("Initializing\n"); |
| 151 | |
| 152 | #if defined(CONFIG_DDR_DLL) |
| 153 | { |
| 154 | /* |
| 155 | * Work around to stabilize DDR DLL MSYNC_IN. |
| 156 | * Errata DDR9 seems to have been fixed. |
| 157 | * This is now the workaround for Errata DDR11: |
| 158 | * Override DLL = 1, Course Adj = 1, Tap Select = 0 |
| 159 | */ |
| 160 | |
Kumar Gala | ec1340d | 2007-11-27 23:25:02 -0600 | [diff] [blame] | 161 | volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 162 | |
| 163 | gur->ddrdllcr = 0x81000000; |
| 164 | asm("sync;isync;msync"); |
| 165 | udelay(200); |
| 166 | } |
| 167 | #endif |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame^] | 168 | |
| 169 | dram_size = fsl_ddr_sdram(); |
| 170 | dram_size = setup_ddr_tlbs(dram_size / 0x100000); |
| 171 | dram_size *= 0x100000; |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 172 | |
| 173 | #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) |
| 174 | /* |
| 175 | * Initialize and enable DDR ECC. |
| 176 | */ |
| 177 | ddr_enable_ecc(dram_size); |
| 178 | #endif |
Jon Loeliger | 194de26 | 2008-03-18 13:51:05 -0500 | [diff] [blame^] | 179 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 180 | /* |
| 181 | * SDRAM Initialization |
| 182 | */ |
| 183 | sdram_init(); |
| 184 | |
| 185 | puts(" DDR: "); |
| 186 | return dram_size; |
| 187 | } |
| 188 | |
| 189 | /* |
| 190 | * Initialize Local Bus |
| 191 | */ |
| 192 | void |
| 193 | local_bus_init(void) |
| 194 | { |
Kumar Gala | ec1340d | 2007-11-27 23:25:02 -0600 | [diff] [blame] | 195 | volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); |
Kumar Gala | 0a7a097 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 196 | volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 197 | |
| 198 | uint clkdiv; |
| 199 | uint lbc_hz; |
| 200 | sys_info_t sysinfo; |
| 201 | |
| 202 | get_sys_info(&sysinfo); |
| 203 | clkdiv = (lbc->lcrr & 0x0f) * 2; |
| 204 | lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv; |
| 205 | |
| 206 | gur->lbiuiplldcr1 = 0x00078080; |
| 207 | if (clkdiv == 16) { |
| 208 | gur->lbiuiplldcr0 = 0x7c0f1bf0; |
| 209 | } else if (clkdiv == 8) { |
| 210 | gur->lbiuiplldcr0 = 0x6c0f1bf0; |
| 211 | } else if (clkdiv == 4) { |
| 212 | gur->lbiuiplldcr0 = 0x5c0f1bf0; |
| 213 | } |
| 214 | |
| 215 | lbc->lcrr |= 0x00030000; |
| 216 | |
| 217 | asm("sync;isync;msync"); |
| 218 | } |
| 219 | |
| 220 | /* |
| 221 | * Initialize SDRAM memory on the Local Bus. |
| 222 | */ |
| 223 | void |
| 224 | sdram_init(void) |
| 225 | { |
| 226 | #if defined(CFG_OR2_PRELIM) && defined(CFG_BR2_PRELIM) |
| 227 | |
| 228 | uint idx; |
Kumar Gala | 0a7a097 | 2007-11-29 02:10:09 -0600 | [diff] [blame] | 229 | volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 230 | uint *sdram_addr = (uint *)CFG_LBC_SDRAM_BASE; |
| 231 | uint lsdmr_common; |
| 232 | |
| 233 | puts(" SDRAM: "); |
| 234 | |
| 235 | print_size (CFG_LBC_SDRAM_SIZE * 1024 * 1024, "\n"); |
| 236 | |
| 237 | /* |
| 238 | * Setup SDRAM Base and Option Registers |
| 239 | */ |
| 240 | lbc->or2 = CFG_OR2_PRELIM; |
| 241 | asm("msync"); |
| 242 | |
| 243 | lbc->br2 = CFG_BR2_PRELIM; |
| 244 | asm("msync"); |
| 245 | |
| 246 | lbc->lbcr = CFG_LBC_LBCR; |
| 247 | asm("msync"); |
| 248 | |
| 249 | |
| 250 | lbc->lsrt = CFG_LBC_LSRT; |
| 251 | lbc->mrtpr = CFG_LBC_MRTPR; |
| 252 | asm("msync"); |
| 253 | |
| 254 | /* |
| 255 | * MPC8568 uses "new" 15-16 style addressing. |
| 256 | */ |
| 257 | lsdmr_common = CFG_LBC_LSDMR_COMMON; |
| 258 | lsdmr_common |= CFG_LBC_LSDMR_BSMA1516; |
| 259 | |
| 260 | /* |
| 261 | * Issue PRECHARGE ALL command. |
| 262 | */ |
| 263 | lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_PCHALL; |
| 264 | asm("sync;msync"); |
| 265 | *sdram_addr = 0xff; |
| 266 | ppcDcbf((unsigned long) sdram_addr); |
| 267 | udelay(100); |
| 268 | |
| 269 | /* |
| 270 | * Issue 8 AUTO REFRESH commands. |
| 271 | */ |
| 272 | for (idx = 0; idx < 8; idx++) { |
| 273 | lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_ARFRSH; |
| 274 | asm("sync;msync"); |
| 275 | *sdram_addr = 0xff; |
| 276 | ppcDcbf((unsigned long) sdram_addr); |
| 277 | udelay(100); |
| 278 | } |
| 279 | |
| 280 | /* |
| 281 | * Issue 8 MODE-set command. |
| 282 | */ |
| 283 | lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_MRW; |
| 284 | asm("sync;msync"); |
| 285 | *sdram_addr = 0xff; |
| 286 | ppcDcbf((unsigned long) sdram_addr); |
| 287 | udelay(100); |
| 288 | |
| 289 | /* |
| 290 | * Issue NORMAL OP command. |
| 291 | */ |
| 292 | lbc->lsdmr = lsdmr_common | CFG_LBC_LSDMR_OP_NORMAL; |
| 293 | asm("sync;msync"); |
| 294 | *sdram_addr = 0xff; |
| 295 | ppcDcbf((unsigned long) sdram_addr); |
| 296 | udelay(200); /* Overkill. Must wait > 200 bus cycles */ |
| 297 | |
| 298 | #endif /* enable SDRAM init */ |
| 299 | } |
| 300 | |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 301 | #if defined(CONFIG_PCI) |
| 302 | #ifndef CONFIG_PCI_PNP |
| 303 | static struct pci_config_table pci_mpc8568mds_config_table[] = { |
| 304 | { |
| 305 | PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, |
| 306 | pci_cfgfunc_config_device, |
| 307 | {PCI_ENET0_IOADDR, |
| 308 | PCI_ENET0_MEMADDR, |
| 309 | PCI_COMMON_MEMORY | PCI_COMMAND_MASTER} |
| 310 | }, |
| 311 | {} |
| 312 | }; |
| 313 | #endif |
| 314 | |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 315 | static struct pci_controller pci1_hose = { |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 316 | #ifndef CONFIG_PCI_PNP |
Haiying Wang | c4fc883 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 317 | config_table: pci_mpc8568mds_config_table, |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 318 | #endif |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 319 | }; |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 320 | #endif /* CONFIG_PCI */ |
| 321 | |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 322 | #ifdef CONFIG_PCIE1 |
| 323 | static struct pci_controller pcie1_hose; |
| 324 | #endif /* CONFIG_PCIE1 */ |
| 325 | |
| 326 | int first_free_busno = 0; |
| 327 | |
Haiying Wang | c4fc883 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 328 | /* |
| 329 | * pib_init() -- Initialize the PCA9555 IO expander on the PIB board |
| 330 | */ |
| 331 | void |
| 332 | pib_init(void) |
| 333 | { |
| 334 | u8 val8, orig_i2c_bus; |
| 335 | /* |
| 336 | * Assign PIB PMC2/3 to PCI bus |
| 337 | */ |
| 338 | |
| 339 | /*switch temporarily to I2C bus #2 */ |
| 340 | orig_i2c_bus = i2c_get_bus_num(); |
| 341 | i2c_set_bus_num(1); |
| 342 | |
| 343 | val8 = 0x00; |
| 344 | i2c_write(0x23, 0x6, 1, &val8, 1); |
| 345 | i2c_write(0x23, 0x7, 1, &val8, 1); |
| 346 | val8 = 0xff; |
| 347 | i2c_write(0x23, 0x2, 1, &val8, 1); |
| 348 | i2c_write(0x23, 0x3, 1, &val8, 1); |
| 349 | |
| 350 | val8 = 0x00; |
| 351 | i2c_write(0x26, 0x6, 1, &val8, 1); |
| 352 | val8 = 0x34; |
| 353 | i2c_write(0x26, 0x7, 1, &val8, 1); |
| 354 | val8 = 0xf9; |
| 355 | i2c_write(0x26, 0x2, 1, &val8, 1); |
| 356 | val8 = 0xff; |
| 357 | i2c_write(0x26, 0x3, 1, &val8, 1); |
| 358 | |
| 359 | val8 = 0x00; |
| 360 | i2c_write(0x27, 0x6, 1, &val8, 1); |
| 361 | i2c_write(0x27, 0x7, 1, &val8, 1); |
| 362 | val8 = 0xff; |
| 363 | i2c_write(0x27, 0x2, 1, &val8, 1); |
| 364 | val8 = 0xef; |
| 365 | i2c_write(0x27, 0x3, 1, &val8, 1); |
| 366 | |
| 367 | asm("eieio"); |
| 368 | } |
| 369 | |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 370 | #ifdef CONFIG_PCI |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 371 | void |
| 372 | pci_init_board(void) |
| 373 | { |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 374 | volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); |
| 375 | uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19; |
| 376 | uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16; |
| 377 | |
| 378 | #ifdef CONFIG_PCI1 |
| 379 | { |
Haiying Wang | c4fc883 | 2007-06-19 14:18:34 -0400 | [diff] [blame] | 380 | pib_init(); |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 381 | |
| 382 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR; |
| 383 | extern void fsl_pci_init(struct pci_controller *hose); |
| 384 | struct pci_controller *hose = &pci1_hose; |
| 385 | |
| 386 | uint pci_32 = 1; /* PORDEVSR[15] */ |
| 387 | uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */ |
| 388 | uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */ |
| 389 | |
| 390 | uint pci_agent = (host_agent == 3) || (host_agent == 4 ) || (host_agent == 6); |
| 391 | |
| 392 | uint pci_speed = 66666000; |
| 393 | |
| 394 | if (!(gur->devdisr & MPC85xx_DEVDISR_PCI1)) { |
| 395 | printf (" PCI: %d bit, %s MHz, %s, %s, %s\n", |
| 396 | (pci_32) ? 32 : 64, |
| 397 | (pci_speed == 33333000) ? "33" : |
| 398 | (pci_speed == 66666000) ? "66" : "unknown", |
| 399 | pci_clk_sel ? "sync" : "async", |
| 400 | pci_agent ? "agent" : "host", |
| 401 | pci_arb ? "arbiter" : "external-arbiter" |
| 402 | ); |
| 403 | |
| 404 | /* inbound */ |
| 405 | pci_set_region(hose->regions + 0, |
| 406 | CFG_PCI_MEMORY_BUS, |
| 407 | CFG_PCI_MEMORY_PHYS, |
| 408 | CFG_PCI_MEMORY_SIZE, |
| 409 | PCI_REGION_MEM | PCI_REGION_MEMORY); |
| 410 | |
| 411 | /* outbound memory */ |
| 412 | pci_set_region(hose->regions + 1, |
| 413 | CFG_PCI1_MEM_BASE, |
| 414 | CFG_PCI1_MEM_PHYS, |
| 415 | CFG_PCI1_MEM_SIZE, |
| 416 | PCI_REGION_MEM); |
| 417 | |
| 418 | /* outbound io */ |
| 419 | pci_set_region(hose->regions + 2, |
| 420 | CFG_PCI1_IO_BASE, |
| 421 | CFG_PCI1_IO_PHYS, |
| 422 | CFG_PCI1_IO_SIZE, |
| 423 | PCI_REGION_IO); |
| 424 | |
| 425 | hose->region_count = 3; |
| 426 | |
| 427 | hose->first_busno = first_free_busno; |
| 428 | pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); |
| 429 | |
| 430 | fsl_pci_init(hose); |
| 431 | first_free_busno = hose->last_busno+1; |
| 432 | printf ("PCI on bus %02x - %02x\n",hose->first_busno,hose->last_busno); |
| 433 | } else { |
| 434 | printf (" PCI: disabled\n"); |
| 435 | } |
| 436 | } |
| 437 | #else |
| 438 | gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */ |
| 439 | #endif |
| 440 | |
| 441 | #ifdef CONFIG_PCIE1 |
| 442 | { |
| 443 | volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR; |
| 444 | extern void fsl_pci_init(struct pci_controller *hose); |
| 445 | struct pci_controller *hose = &pcie1_hose; |
| 446 | int pcie_ep = (host_agent == 0) || (host_agent == 2 ) || (host_agent == 3); |
| 447 | |
| 448 | int pcie_configured = io_sel >= 1; |
| 449 | |
| 450 | if (pcie_configured && !(gur->devdisr & MPC85xx_DEVDISR_PCIE)){ |
| 451 | printf ("\n PCIE connected to slot as %s (base address %x)", |
| 452 | pcie_ep ? "End Point" : "Root Complex", |
| 453 | (uint)pci); |
| 454 | |
| 455 | if (pci->pme_msg_det) { |
| 456 | pci->pme_msg_det = 0xffffffff; |
| 457 | debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det); |
| 458 | } |
| 459 | printf ("\n"); |
| 460 | |
| 461 | /* inbound */ |
| 462 | pci_set_region(hose->regions + 0, |
| 463 | CFG_PCI_MEMORY_BUS, |
| 464 | CFG_PCI_MEMORY_PHYS, |
| 465 | CFG_PCI_MEMORY_SIZE, |
| 466 | PCI_REGION_MEM | PCI_REGION_MEMORY); |
| 467 | |
| 468 | /* outbound memory */ |
| 469 | pci_set_region(hose->regions + 1, |
| 470 | CFG_PCIE1_MEM_BASE, |
| 471 | CFG_PCIE1_MEM_PHYS, |
| 472 | CFG_PCIE1_MEM_SIZE, |
| 473 | PCI_REGION_MEM); |
| 474 | |
| 475 | /* outbound io */ |
| 476 | pci_set_region(hose->regions + 2, |
| 477 | CFG_PCIE1_IO_BASE, |
| 478 | CFG_PCIE1_IO_PHYS, |
| 479 | CFG_PCIE1_IO_SIZE, |
| 480 | PCI_REGION_IO); |
| 481 | |
| 482 | hose->region_count = 3; |
| 483 | |
| 484 | hose->first_busno=first_free_busno; |
| 485 | pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data); |
| 486 | |
| 487 | fsl_pci_init(hose); |
| 488 | printf ("PCIE on bus %02x - %02x\n",hose->first_busno,hose->last_busno); |
| 489 | |
| 490 | first_free_busno=hose->last_busno+1; |
| 491 | |
| 492 | } else { |
| 493 | printf (" PCIE: disabled\n"); |
| 494 | } |
| 495 | } |
| 496 | #else |
| 497 | gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */ |
| 498 | #endif |
| 499 | } |
| 500 | #endif /* CONFIG_PCI */ |
| 501 | |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 502 | #if defined(CONFIG_OF_BOARD_SETUP) |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 503 | void |
| 504 | ft_board_setup(void *blob, bd_t *bd) |
| 505 | { |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 506 | int node, tmp[2]; |
| 507 | const char *path; |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 508 | |
| 509 | ft_cpu_setup(blob, bd); |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 510 | |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 511 | node = fdt_path_offset(blob, "/aliases"); |
| 512 | tmp[0] = 0; |
| 513 | if (node >= 0) { |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 514 | #ifdef CONFIG_PCI1 |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 515 | path = fdt_getprop(blob, node, "pci0", NULL); |
| 516 | if (path) { |
| 517 | tmp[1] = pci1_hose.last_busno - pci1_hose.first_busno; |
| 518 | do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1); |
| 519 | } |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 520 | #endif |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 521 | #ifdef CONFIG_PCIE1 |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 522 | path = fdt_getprop(blob, node, "pci1", NULL); |
| 523 | if (path) { |
| 524 | tmp[1] = pcie1_hose.last_busno - pcie1_hose.first_busno; |
| 525 | do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1); |
| 526 | } |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 527 | #endif |
Kumar Gala | a839a0f | 2007-11-29 01:06:19 -0600 | [diff] [blame] | 528 | } |
Andy Fleming | 71706df | 2007-04-23 02:54:25 -0500 | [diff] [blame] | 529 | } |
Haiying Wang | f06709f | 2007-11-14 15:52:06 -0500 | [diff] [blame] | 530 | #endif |