blob: 9897e11b5913461c4ced0d99e4b495249da98099 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012/*
13 * High level configuration
14 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010015#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020016#define CONFIG_CLOCKS
17
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
19
20#define CONFIG_TIMESTAMP /* Print image info with timestamp */
21
Marek Vasut621ea082016-02-11 13:59:46 +010022/* add target to build it automatically upon "make" */
23#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
24
Pavel Machek5e2d70a2014-09-08 14:08:45 +020025/*
26 * Memory configurations
27 */
28#define CONFIG_NR_DRAM_BANKS 1
29#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010030#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020031#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
32#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080033#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020034#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020035#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
Ley Foon Tan10b69642017-04-26 02:44:46 +080036#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
37#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
38#define CONFIG_SYS_INIT_RAM_SIZE 0x40000 /* 256KB */
39#endif
Marek Vasutffb8e7f2015-07-12 15:23:28 +020040#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
46#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
47#define CONFIG_SYS_TEXT_BASE 0x08000040
48#else
49#define CONFIG_SYS_TEXT_BASE 0x01000040
50#endif
51
52/*
53 * U-Boot general configurations
54 */
55#define CONFIG_SYS_LONGHELP
56#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020057 /* Print buffer size */
58#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
59#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
60 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020061#define CONFIG_AUTO_COMPLETE /* Command auto complete */
62#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063
Marek Vasut4a065842015-12-05 20:08:21 +010064#ifndef CONFIG_SYS_HOSTNAME
65#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
66#endif
67
Dalon Westergreenbfd74c62017-04-13 07:30:29 -070068#define CONFIG_CMD_PXE
69#define CONFIG_MENU
70
Pavel Machek5e2d70a2014-09-08 14:08:45 +020071/*
72 * Cache
73 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020074#define CONFIG_SYS_L2_PL310
75#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
76
77/*
Marek Vasutccc5c242014-09-27 01:18:29 +020078 * EPCS/EPCQx1 Serial Flash Controller
79 */
80#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020081#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020082/*
83 * The base address is configurable in QSys, each board must specify the
84 * base address based on it's particular FPGA configuration. Please note
85 * that the address here is incremented by 0x400 from the Base address
86 * selected in QSys, since the SPI registers are at offset +0x400.
87 * #define CONFIG_SYS_SPI_BASE 0xff240400
88 */
89#endif
90
91/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020092 * Ethernet on SoC (EMAC)
93 */
94#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020095#define CONFIG_DW_ALTDESCRIPTOR
96#define CONFIG_MII
97#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020098#endif
99
100/*
101 * FPGA Driver
102 */
103#ifdef CONFIG_CMD_FPGA
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200104#define CONFIG_FPGA_COUNT 1
105#endif
Tien Fong Cheec5b16e12017-07-26 13:05:44 +0800106
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200107/*
108 * L4 OSC1 Timer 0
109 */
110/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
111#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
112#define CONFIG_SYS_TIMER_COUNTS_DOWN
113#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
114#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
115#define CONFIG_SYS_TIMER_RATE 2400000
116#else
117#define CONFIG_SYS_TIMER_RATE 25000000
118#endif
119
120/*
121 * L4 Watchdog
122 */
123#ifdef CONFIG_HW_WATCHDOG
124#define CONFIG_DESIGNWARE_WATCHDOG
125#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
126#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Andy Shevchenko3c08d312017-07-05 20:44:08 +0300127#define CONFIG_WATCHDOG_TIMEOUT_MSECS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200128#endif
129
130/*
131 * MMC Driver
132 */
133#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200134#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200135/* FIXME */
136/* using smaller max blk cnt to avoid flooding the limited stack we have */
137#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
138#endif
139
Stefan Roese9a468c02014-11-07 12:37:52 +0100140/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100141 * NAND Support
142 */
143#ifdef CONFIG_NAND_DENALI
144#define CONFIG_SYS_MAX_NAND_DEVICE 1
145#define CONFIG_SYS_NAND_MAX_CHIPS 1
146#define CONFIG_SYS_NAND_ONFI_DETECTION
147#define CONFIG_NAND_DENALI_ECC_SIZE 512
148#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
149#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
150#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
151#endif
152
153/*
Stefan Roese623a5412014-10-30 09:33:13 +0100154 * I2C support
155 */
156#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100157#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
158#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
159#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
160#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
161/* Using standard mode which the speed up to 100Kb/s */
162#define CONFIG_SYS_I2C_SPEED 100000
163#define CONFIG_SYS_I2C_SPEED1 100000
164#define CONFIG_SYS_I2C_SPEED2 100000
165#define CONFIG_SYS_I2C_SPEED3 100000
166/* Address of device when used as slave */
167#define CONFIG_SYS_I2C_SLAVE 0x02
168#define CONFIG_SYS_I2C_SLAVE1 0x02
169#define CONFIG_SYS_I2C_SLAVE2 0x02
170#define CONFIG_SYS_I2C_SLAVE3 0x02
171#ifndef __ASSEMBLY__
172/* Clock supplied to I2C controller in unit of MHz */
173unsigned int cm_get_l4_sp_clk_hz(void);
174#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
175#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200176
177/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100178 * QSPI support
179 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100180/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200181#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100182#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200183#define CONFIG_MTD_DEVICE
184#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800185#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200186#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100187/* QSPI reference clock */
188#ifndef __ASSEMBLY__
189unsigned int cm_get_qspi_controller_clk_hz(void);
190#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
191#endif
192#define CONFIG_CQSPI_DECODER 0
Vignesh R4f06bf22016-12-21 10:42:32 +0530193#define CONFIG_BOUNCE_BUFFER
Stefan Roese9a468c02014-11-07 12:37:52 +0100194
Marek Vasutcabc3b42015-08-19 23:23:53 +0200195/*
196 * Designware SPI support
197 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100198
Stefan Roese9a468c02014-11-07 12:37:52 +0100199/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200200 * Serial Driver
201 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200202#define CONFIG_SYS_NS16550_SERIAL
203#define CONFIG_SYS_NS16550_REG_SIZE -4
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200204#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
205#define CONFIG_SYS_NS16550_CLK 1000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800206#elif defined(CONFIG_TARGET_SOCFPGA_GEN5)
207#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200208#define CONFIG_SYS_NS16550_CLK 100000000
Ley Foon Tan10b69642017-04-26 02:44:46 +0800209#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
210#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART1_ADDRESS
211#define CONFIG_SYS_NS16550_CLK 50000000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200212#endif
213#define CONFIG_CONS_INDEX 1
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200214
215/*
Marek Vasut9f193122014-10-24 23:34:25 +0200216 * USB
217 */
Marek Vasut9f193122014-10-24 23:34:25 +0200218
219/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100220 * USB Gadget (DFU, UMS)
221 */
222#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200223#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100224
Marek Vasut4bd64e82016-10-29 21:15:56 +0200225#define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100226#define DFU_DEFAULT_POLL_TIMEOUT 300
227
228/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300229#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
230#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100231#endif
232
233/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200234 * U-Boot environment
235 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100236#if !defined(CONFIG_ENV_SIZE)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700237#define CONFIG_ENV_SIZE (8 * 1024)
Stefan Roesec0c00982016-03-03 16:57:38 +0100238#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200239
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800240/* Environment for SDMMC boot */
241#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700242#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
243#define CONFIG_ENV_OFFSET (34 * 512) /* just after the GPT */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800244#endif
245
Chin Liang See713e5b12016-02-24 16:50:22 +0800246/* Environment for QSPI boot */
247#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
248#define CONFIG_ENV_OFFSET 0x00100000
249#define CONFIG_ENV_SECT_SIZE (64 * 1024)
250#endif
251
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200252/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800253 * mtd partitioning for serial NOR flash
254 *
255 * device nor0 <ff705000.spi.0>, # parts = 6
256 * #: name size offset mask_flags
257 * 0: u-boot 0x00100000 0x00000000 0
258 * 1: env1 0x00040000 0x00100000 0
259 * 2: env2 0x00040000 0x00140000 0
260 * 3: UBI 0x03e80000 0x00180000 0
261 * 4: boot 0x00e80000 0x00180000 0
262 * 5: rootfs 0x01000000 0x01000000 0
263 *
264 */
265#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
266#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
267 "1m(u-boot)," \
268 "256k(env1)," \
269 "256k(env2)," \
270 "14848k(boot)," \
271 "16m(rootfs)," \
272 "-@1536k(UBI)\0"
273#endif
274
275/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200276 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200277 *
278 * SRAM Memory layout:
279 *
280 * 0xFFFF_0000 ...... Start of SRAM
281 * 0xFFFF_xxxx ...... Top of stack (grows down)
282 * 0xFFFF_yyyy ...... Malloc area
283 * 0xFFFF_zzzz ...... Global Data
284 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200285 */
286#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200287#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Ley Foon Tan10b69642017-04-26 02:44:46 +0800288#define CONFIG_SPL_MAX_SIZE CONFIG_SYS_INIT_RAM_SIZE
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200289
Marek Vasut1029caf2015-07-10 00:04:23 +0200290/* SPL SDMMC boot support */
291#ifdef CONFIG_SPL_MMC_SUPPORT
292#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
Marek Vasut1029caf2015-07-10 00:04:23 +0200293#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700294#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
295#endif
296#else
297#ifndef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION
298#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Marek Vasut1029caf2015-07-10 00:04:23 +0200299#endif
300#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200301
Marek Vasutcadf2f92015-07-21 07:50:03 +0200302/* SPL QSPI boot support */
303#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200304#define CONFIG_SPL_SPI_LOAD
305#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
306#endif
307
Marek Vasut7e442d92015-12-20 04:00:46 +0100308/* SPL NAND boot support */
309#ifdef CONFIG_SPL_NAND_SUPPORT
310#define CONFIG_SYS_NAND_USE_FLASH_BBT
311#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
312#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
313#endif
314
Dinh Nguyen757774a2015-03-30 17:01:12 -0500315/*
316 * Stack setup
317 */
318#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
319
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700320/* Extra Environment */
321#ifndef CONFIG_SPL_BUILD
322#include <config_distro_defaults.h>
323
324#ifdef CONFIG_CMD_PXE
325#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
326#else
327#define BOOT_TARGET_DEVICES_PXE(func)
328#endif
329
330#ifdef CONFIG_CMD_MMC
331#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
332#else
333#define BOOT_TARGET_DEVICES_MMC(func)
334#endif
335
336#define BOOT_TARGET_DEVICES(func) \
337 BOOT_TARGET_DEVICES_MMC(func) \
338 BOOT_TARGET_DEVICES_PXE(func) \
339 func(DHCP, dhcp, na)
340
341#include <config_distro_bootcmd.h>
342
343#ifndef CONFIG_EXTRA_ENV_SETTINGS
344#define CONFIG_EXTRA_ENV_SETTINGS \
345 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
346 "bootm_size=0xa000000\0" \
347 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
348 "fdt_addr_r=0x02000000\0" \
349 "scriptaddr=0x02100000\0" \
350 "pxefile_addr_r=0x02200000\0" \
351 "ramdisk_addr_r=0x02300000\0" \
352 BOOTENV
353
354#endif
355#endif
356
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600357#endif /* __CONFIG_SOCFPGA_COMMON_H__ */