blob: c76455ab80c2d86435d7a4912c4cfbbfbb84edc7 [file] [log] [blame]
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01001/*
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02002 * (C) Copyright 2006-2010
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * mpc8349emds board configuration file
26 *
27 */
28
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010032/*
33 * High Level Configuration Options
34 */
35#define CONFIG_E300 1 /* E300 Family */
Peter Tyser62e73982009-05-22 17:23:24 -050036#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050037#define CONFIG_MPC834x 1 /* MPC834x family */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010038#define CONFIG_MPC8349 1 /* MPC8349 specific */
39#define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
40
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020041#define CONFIG_SYS_TEXT_BASE 0xFE000000
42
43#define CONFIG_PCI_66M
44#ifdef CONFIG_PCI_66M
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010045#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
46#else
47#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
48#endif
49
Ira W. Snyder4adfd022008-08-22 11:00:15 -070050#ifdef CONFIG_PCISLAVE
51#define CONFIG_PCI
52#define CONFIG_83XX_PCICLK 66666666 /* in Hz */
53#endif /* CONFIG_PCISLAVE */
54
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010055#ifndef CONFIG_SYS_CLK_FREQ
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020056#ifdef CONFIG_PCI_66M
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010057#define CONFIG_SYS_CLK_FREQ 66000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050058#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010059#else
60#define CONFIG_SYS_CLK_FREQ 33000000
Kumar Gala4c7efd82006-04-20 13:45:32 -050061#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010062#endif
63#endif
64
65#define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
66
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_IMMR 0xE0000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010068
Joe Hershberger94c50332011-10-11 23:57:14 -050069#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
71#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010072
73/*
74 * DDR Setup
75 */
Xie Xiaobo800b7532007-02-14 18:26:44 +080076#define CONFIG_DDR_ECC /* support DDR ECC function */
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +010077#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010078#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
79
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010080/*
York Sunc3c301e2011-08-26 11:32:45 -070081 * define CONFIG_FSL_DDR2 to use unified DDR driver
82 * undefine it to use old spd_sdram.c
83 */
84#define CONFIG_FSL_DDR2
85#ifdef CONFIG_FSL_DDR2
86#define CONFIG_SYS_SPD_BUS_NUM 0
87#define SPD_EEPROM_ADDRESS1 0x52
88#define SPD_EEPROM_ADDRESS2 0x51
89#define CONFIG_NUM_DDR_CONTROLLERS 1
90#define CONFIG_DIMM_SLOTS_PER_CTLR 2
91#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
92#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
93#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
94#endif
95
96/*
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010097 * 32-bit data path mode.
Wolfgang Denkebd3deb2006-04-16 10:51:58 +020098 *
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +010099 * Please note that using this mode for devices with the real density of 64-bit
100 * effectively reduces the amount of available memory due to the effect of
101 * wrapping around while translating address to row/columns, for example in the
102 * 256MB module the upper 128MB get aliased with contents of the lower
103 * 128MB); normally this define should be used for devices with real 32-bit
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200104 * data path.
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100105 */
106#undef CONFIG_DDR_32BIT
107
Joe Hershberger94c50332011-10-11 23:57:14 -0500108#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
109#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger94c50332011-10-11 23:57:14 -0500111#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
112 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100113#undef CONFIG_DDR_2T_TIMING
114
Xie Xiaobo800b7532007-02-14 18:26:44 +0800115/*
116 * DDRCDR - DDR Control Driver Register
117 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200118#define CONFIG_SYS_DDRCDR_VALUE 0x80080001
Xie Xiaobo800b7532007-02-14 18:26:44 +0800119
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100120#if defined(CONFIG_SPD_EEPROM)
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100121/*
122 * Determine DDR configuration from I2C interface.
123 */
124#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
125#else
126/*
127 * Manually set up DDR parameters
128 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Xie Xiaobo800b7532007-02-14 18:26:44 +0800130#if defined(CONFIG_DDR_II)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDRCDR 0x80080001
Joe Hershberger94c50332011-10-11 23:57:14 -0500132#define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
Joe Hershberger94c50332011-10-11 23:57:14 -0500134#define CONFIG_SYS_DDR_TIMING_0 0x00220802
135#define CONFIG_SYS_DDR_TIMING_1 0x38357322
136#define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
137#define CONFIG_SYS_DDR_TIMING_3 0x00000000
138#define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_DDR_MODE 0x47d00432
140#define CONFIG_SYS_DDR_MODE2 0x8000c000
Joe Hershberger94c50332011-10-11 23:57:14 -0500141#define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
143#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Xie Xiaobo800b7532007-02-14 18:26:44 +0800144#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500145#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
Joe Hershberger94c50332011-10-11 23:57:14 -0500146 | CSCONFIG_ROW_BIT_13 \
147 | CSCONFIG_COL_BIT_10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_DDR_TIMING_1 0x36332321
149#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
Joe Hershberger94c50332011-10-11 23:57:14 -0500150#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100152
153#if defined(CONFIG_DDR_32BIT)
154/* set burst length to 8 for 32-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500155 /* DLL,normal,seq,4/2.5, 8 burst len */
156#define CONFIG_SYS_DDR_MODE 0x00000023
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100157#else
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100158/* the default burst length is 4 - for 64-bit data path */
Joe Hershberger94c50332011-10-11 23:57:14 -0500159 /* DLL,normal,seq,4/2.5, 4 burst len */
160#define CONFIG_SYS_DDR_MODE 0x00000022
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100161#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100162#endif
Xie Xiaobo800b7532007-02-14 18:26:44 +0800163#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100164
165/*
166 * SDRAM on the Local Bus
167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
169#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100170
171/*
172 * FLASH on the Local Bus
173 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500174#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
175#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger94c50332011-10-11 23:57:14 -0500177#define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
178#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100180
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500181#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
182 | BR_PS_16 /* 16 bit port */ \
183 | BR_MS_GPCM /* MSEL = GPCM */ \
184 | BR_V) /* valid */
185#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger94c50332011-10-11 23:57:14 -0500186 | OR_UPM_XAM \
187 | OR_GPCM_CSNT \
188 | OR_GPCM_ACS_DIV2 \
189 | OR_GPCM_XACS \
190 | OR_GPCM_SCY_15 \
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500191 | OR_GPCM_TRLX_SET \
192 | OR_GPCM_EHTR_SET \
Joe Hershberger94c50332011-10-11 23:57:14 -0500193 | OR_GPCM_EAD)
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500194
Joe Hershberger94c50332011-10-11 23:57:14 -0500195 /* window base at flash base */
196#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500197#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100198
Joe Hershberger94c50332011-10-11 23:57:14 -0500199#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
200#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#undef CONFIG_SYS_FLASH_CHECKSUM
203#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
204#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100205
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200206#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
209#define CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100210#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#undef CONFIG_SYS_RAMBOOT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100212#endif
213
214/*
215 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
216 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500217#define CONFIG_SYS_BCSR 0xE2400000
218 /* Access window base at BCSR base */
219#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500220#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
221#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
222 | BR_PS_8 \
223 | BR_MS_GPCM \
224 | BR_V)
225 /* 0x00000801 */
226#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
227 | OR_GPCM_XAM \
228 | OR_GPCM_CSNT \
229 | OR_GPCM_SCY_15 \
230 | OR_GPCM_TRLX_CLEAR \
231 | OR_GPCM_EHTR_CLEAR)
232 /* 0xFFFFE8F0 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500235#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
236#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100237
Joe Hershberger94c50332011-10-11 23:57:14 -0500238#define CONFIG_SYS_GBL_DATA_OFFSET \
239 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100241
Joe Hershberger94c50332011-10-11 23:57:14 -0500242#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
243#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100244
245/*
246 * Local Bus LCRR and LBCR regs
247 * LCRR: DLL bypass, Clock divider is 4
248 * External Local Bus rate is
249 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
250 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500251#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
252#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200253#define CONFIG_SYS_LBC_LBCR 0x00000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100254
Xie Xiaobo800b7532007-02-14 18:26:44 +0800255/*
256 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
Xie Xiaobo800b7532007-02-14 18:26:44 +0800258 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#undef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#ifdef CONFIG_SYS_LB_SDRAM
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100262/* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
263/*
264 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100266 *
267 * For BR2, need:
268 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
269 * port-size = 32-bits = BR2[19:20] = 11
270 * no parity checking = BR2[21:22] = 00
271 * SDRAM for MSEL = BR2[24:26] = 011
272 * Valid = BR[31] = 1
273 *
274 * 0 4 8 12 16 20 24 28
275 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100276 */
277
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500278#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
279 | BR_PS_32 /* 32-bit port */ \
280 | BR_MS_SDRAM /* MSEL = SDRAM */ \
281 | BR_V) /* Valid */
282 /* 0xF0001861 */
283#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
284#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100285
286/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100288 *
289 * For OR2, need:
290 * 64MB mask for AM, OR2[0:7] = 1111 1100
291 * XAM, OR2[17:18] = 11
292 * 9 columns OR2[19-21] = 010
293 * 13 rows OR2[23-25] = 100
294 * EAD set for extra time OR[31] = 1
295 *
296 * 0 4 8 12 16 20 24 28
297 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
298 */
299
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500300#define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \
301 | OR_SDRAM_XAM \
302 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
303 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
304 | OR_SDRAM_EAD)
305 /* 0xFC006901 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100306
Joe Hershberger94c50332011-10-11 23:57:14 -0500307 /* LB sdram refresh timer, about 6us */
308#define CONFIG_SYS_LBC_LSRT 0x32000000
309 /* LB refresh timer prescal, 266MHz/32 */
310#define CONFIG_SYS_LBC_MRTPR 0x20000000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100311
Joe Hershberger94c50332011-10-11 23:57:14 -0500312#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
Kumar Galaac05b5e2009-03-26 01:34:39 -0500313 | LSDMR_BSMA1516 \
314 | LSDMR_RFCR8 \
315 | LSDMR_PRETOACT6 \
316 | LSDMR_ACTTORW3 \
317 | LSDMR_BL8 \
318 | LSDMR_WRC3 \
Joe Hershberger94c50332011-10-11 23:57:14 -0500319 | LSDMR_CL3)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100320
321/*
322 * SDRAM Controller configuration sequence.
323 */
Kumar Galaac05b5e2009-03-26 01:34:39 -0500324#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
325#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
326#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
327#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
328#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100329#endif
330
331/*
332 * Serial Port
333 */
334#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200335#define CONFIG_SYS_NS16550
336#define CONFIG_SYS_NS16550_SERIAL
337#define CONFIG_SYS_NS16550_REG_SIZE 1
338#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger94c50332011-10-11 23:57:14 -0500341 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100342
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
344#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100345
Kim Phillipsf3c14782007-02-27 18:41:08 -0600346#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500347#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100348/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200349#define CONFIG_SYS_HUSH_PARSER
Joe Hershberger94c50332011-10-11 23:57:14 -0500350#ifdef CONFIG_SYS_HUSH_PARSER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200351#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100352#endif
353
Kim Phillips774e1b52006-11-01 00:10:40 -0600354/* pass open firmware flat tree */
Kim Phillipsc8454492007-08-15 22:30:39 -0500355#define CONFIG_OF_LIBFDT 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600356#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600357#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips774e1b52006-11-01 00:10:40 -0600358
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100359/* I2C */
Joe Hershberger94c50332011-10-11 23:57:14 -0500360#define CONFIG_HARD_I2C /* I2C with hardware support*/
361#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Timur Tabiab347542006-11-03 19:15:00 -0600362#define CONFIG_FSL_I2C
Ben Warren3719a122006-09-07 16:51:04 -0400363#define CONFIG_I2C_MULTI_BUS
Joe Hershberger94c50332011-10-11 23:57:14 -0500364#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
365#define CONFIG_SYS_I2C_SLAVE 0x7F
366#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } /* Don't probe these addrs */
367#define CONFIG_SYS_I2C_OFFSET 0x3000
368#define CONFIG_SYS_I2C2_OFFSET 0x3100
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100369
Ben Warren81362c12008-01-16 22:37:42 -0500370/* SPI */
Ben Warren37531402008-01-26 23:41:19 -0500371#define CONFIG_MPC8XXX_SPI
Ben Warren81362c12008-01-16 22:37:42 -0500372#undef CONFIG_SOFT_SPI /* SPI bit-banged */
Ben Warren81362c12008-01-16 22:37:42 -0500373
374/* GPIOs. Used as SPI chip selects */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_GPIO1_PRELIM
376#define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
377#define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
Ben Warren81362c12008-01-16 22:37:42 -0500378
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100379/* TSEC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200380#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger94c50332011-10-11 23:57:14 -0500381#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger94c50332011-10-11 23:57:14 -0500383#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100384
Kumar Gala4c7efd82006-04-20 13:45:32 -0500385/* USB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100387
388/*
389 * General PCI
390 * Addresses are mapped 1-1.
391 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200392#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
393#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
394#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
395#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
396#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
397#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500398#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
399#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
400#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100401
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
403#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
404#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
405#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
406#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
407#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger94c50332011-10-11 23:57:14 -0500408#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
409#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
410#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100411
412#if defined(CONFIG_PCI)
413
Kumar Gala4c7efd82006-04-20 13:45:32 -0500414#define PCI_ONE_PCI1
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100415#if defined(PCI_64BIT)
416#undef PCI_ALL_PCI1
417#undef PCI_TWO_PCI1
418#undef PCI_ONE_PCI1
419#endif
420
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100421#define CONFIG_PCI_PNP /* do pci plug-and-play */
Ira W. Snyder0da3a3d2008-08-22 11:00:13 -0700422#define CONFIG_83XX_PCI_STREAMING
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100423
424#undef CONFIG_EEPRO100
425#undef CONFIG_TULIP
426
427#if !defined(CONFIG_PCI_PNP)
428 #define PCI_ENET0_IOADDR 0xFIXME
429 #define PCI_ENET0_MEMADDR 0xFIXME
Wolfgang Denka1be4762008-05-20 16:00:29 +0200430 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100431#endif
432
433#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200434#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100435
436#endif /* CONFIG_PCI */
437
438/*
439 * TSEC configuration
440 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500441#define CONFIG_TSEC_ENET /* TSEC ethernet support */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100442
443#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100444
445#define CONFIG_GMII 1 /* MII PHY management */
Joe Hershberger94c50332011-10-11 23:57:14 -0500446#define CONFIG_TSEC1 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500447#define CONFIG_TSEC1_NAME "TSEC0"
Joe Hershberger94c50332011-10-11 23:57:14 -0500448#define CONFIG_TSEC2 1
Kim Phillips177e58f2007-05-16 16:52:19 -0500449#define CONFIG_TSEC2_NAME "TSEC1"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100450#define TSEC1_PHY_ADDR 0
451#define TSEC2_PHY_ADDR 1
452#define TSEC1_PHYIDX 0
453#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500454#define TSEC1_FLAGS TSEC_GIGABIT
455#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100456
457/* Options are: TSEC[0-1] */
458#define CONFIG_ETHPRIME "TSEC0"
459
460#endif /* CONFIG_TSEC_ENET */
461
462/*
463 * Configure on-board RTC
464 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500465#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
466#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100467
468/*
469 * Environment
470 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200471#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200472 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger94c50332011-10-11 23:57:14 -0500473 #define CONFIG_ENV_ADDR \
474 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200475 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
476 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100477
478/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200479#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
480#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100481
482#else
Joe Hershberger94c50332011-10-11 23:57:14 -0500483 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200484 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200485 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200486 #define CONFIG_ENV_SIZE 0x2000
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100487#endif
488
489#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100491
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500492
493/*
Jon Loeligered26c742007-07-10 09:10:49 -0500494 * BOOTP options
495 */
496#define CONFIG_BOOTP_BOOTFILESIZE
497#define CONFIG_BOOTP_BOOTPATH
498#define CONFIG_BOOTP_GATEWAY
499#define CONFIG_BOOTP_HOSTNAME
500
501
502/*
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500503 * Command line configuration.
504 */
505#include <config_cmd_default.h>
506
507#define CONFIG_CMD_PING
508#define CONFIG_CMD_I2C
509#define CONFIG_CMD_DATE
510#define CONFIG_CMD_MII
511
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100512#if defined(CONFIG_PCI)
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500513 #define CONFIG_CMD_PCI
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100514#endif
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500515
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200516#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500517 #undef CONFIG_CMD_SAVEENV
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500518 #undef CONFIG_CMD_LOADS
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100519#endif
520
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100521
522#undef CONFIG_WATCHDOG /* watchdog disabled */
523
524/*
525 * Miscellaneous configurable options
526 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_LONGHELP /* undef to save memory */
528#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
529#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100530
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500531#if defined(CONFIG_CMD_KGDB)
Joe Hershberger94c50332011-10-11 23:57:14 -0500532 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100533#else
Joe Hershberger94c50332011-10-11 23:57:14 -0500534 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100535#endif
536
Joe Hershberger94c50332011-10-11 23:57:14 -0500537 /* Print Buffer Size */
538#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
539#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
540 /* Boot Argument Buffer Size */
541#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
542#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100543
544/*
545 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700546 * have to be in the first 256 MB of memory, since this is
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100547 * the maximum mapped by the Linux kernel during initialization.
548 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500549 /* Initial Memory map for Linux*/
550#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100551
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100553
554#if 1 /*528/264*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200555#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100556 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
557 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500558 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100559 HRCWL_VCO_1X2 |\
560 HRCWL_CORE_TO_CSB_2X1)
561#elif 0 /*396/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200562#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100563 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
564 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500565 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100566 HRCWL_VCO_1X4 |\
567 HRCWL_CORE_TO_CSB_3X1)
568#elif 0 /*264/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200569#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100570 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
571 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500572 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100573 HRCWL_VCO_1X4 |\
574 HRCWL_CORE_TO_CSB_2X1)
575#elif 0 /*132/132*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200576#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100577 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
578 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500579 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100580 HRCWL_VCO_1X4 |\
581 HRCWL_CORE_TO_CSB_1X1)
582#elif 0 /*264/264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200583#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100584 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
585 HRCWL_DDR_TO_SCB_CLK_1X1 |\
Kumar Gala4c7efd82006-04-20 13:45:32 -0500586 HRCWL_CSB_TO_CLKIN |\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100587 HRCWL_VCO_1X4 |\
588 HRCWL_CORE_TO_CSB_1X1)
589#endif
590
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700591#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200592#define CONFIG_SYS_HRCW_HIGH (\
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700593 HRCWH_PCI_AGENT |\
594 HRCWH_64_BIT_PCI |\
595 HRCWH_PCI1_ARBITER_DISABLE |\
596 HRCWH_PCI2_ARBITER_DISABLE |\
597 HRCWH_CORE_ENABLE |\
598 HRCWH_FROM_0X00000100 |\
599 HRCWH_BOOTSEQ_DISABLE |\
600 HRCWH_SW_WATCHDOG_DISABLE |\
601 HRCWH_ROM_LOC_LOCAL_16BIT |\
602 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500603 HRCWH_TSEC2M_IN_GMII)
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700604#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100605#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200606#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100607 HRCWH_PCI_HOST |\
608 HRCWH_64_BIT_PCI |\
609 HRCWH_PCI1_ARBITER_ENABLE |\
610 HRCWH_PCI2_ARBITER_DISABLE |\
611 HRCWH_CORE_ENABLE |\
612 HRCWH_FROM_0X00000100 |\
613 HRCWH_BOOTSEQ_DISABLE |\
614 HRCWH_SW_WATCHDOG_DISABLE |\
615 HRCWH_ROM_LOC_LOCAL_16BIT |\
616 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500617 HRCWH_TSEC2M_IN_GMII)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100618#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200619#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100620 HRCWH_PCI_HOST |\
621 HRCWH_32_BIT_PCI |\
622 HRCWH_PCI1_ARBITER_ENABLE |\
623 HRCWH_PCI2_ARBITER_ENABLE |\
624 HRCWH_CORE_ENABLE |\
625 HRCWH_FROM_0X00000100 |\
626 HRCWH_BOOTSEQ_DISABLE |\
627 HRCWH_SW_WATCHDOG_DISABLE |\
628 HRCWH_ROM_LOC_LOCAL_16BIT |\
629 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500630 HRCWH_TSEC2M_IN_GMII)
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700631#endif /* PCI_64BIT */
632#endif /* CONFIG_PCISLAVE */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100633
Lee Nipper7e87e762008-04-25 15:44:45 -0500634/*
635 * System performance
636 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200637#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger94c50332011-10-11 23:57:14 -0500638#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200639#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
640#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
641#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
642#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Lee Nipper7e87e762008-04-25 15:44:45 -0500643
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100644/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500645#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200646#define CONFIG_SYS_SICRL SICRL_LDP_A
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100647
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200648#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger94c50332011-10-11 23:57:14 -0500649#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
650 | HID0_ENABLE_INSTRUCTION_CACHE)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100651
Joe Hershberger94c50332011-10-11 23:57:14 -0500652/* #define CONFIG_SYS_HID0_FINAL (\
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100653 HID0_ENABLE_INSTRUCTION_CACHE |\
654 HID0_ENABLE_M_BIT |\
Joe Hershberger94c50332011-10-11 23:57:14 -0500655 HID0_ENABLE_ADDRESS_BROADCAST) */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100656
657
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200658#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce03ea1be2008-05-08 19:02:12 -0500659#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100660
661/* DDR @ 0x00000000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500662#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500663 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500664 | BATL_MEMCOHERENCE)
665#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
666 | BATU_BL_256M \
667 | BATU_VS \
668 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100669
670/* PCI @ 0x80000000 */
671#ifdef CONFIG_PCI
Joe Hershberger94c50332011-10-11 23:57:14 -0500672#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500673 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500674 | BATL_MEMCOHERENCE)
675#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
676 | BATU_BL_256M \
677 | BATU_VS \
678 | BATU_VP)
679#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500680 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500681 | BATL_CACHEINHIBIT \
682 | BATL_GUARDEDSTORAGE)
683#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
684 | BATU_BL_256M \
685 | BATU_VS \
686 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100687#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200688#define CONFIG_SYS_IBAT1L (0)
689#define CONFIG_SYS_IBAT1U (0)
690#define CONFIG_SYS_IBAT2L (0)
691#define CONFIG_SYS_IBAT2U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100692#endif
693
Kumar Gala4c7efd82006-04-20 13:45:32 -0500694#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger94c50332011-10-11 23:57:14 -0500695#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500696 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500697 | BATL_MEMCOHERENCE)
698#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
699 | BATU_BL_256M \
700 | BATU_VS \
701 | BATU_VP)
702#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500703 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500704 | BATL_CACHEINHIBIT \
705 | BATL_GUARDEDSTORAGE)
706#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
707 | BATU_BL_256M \
708 | BATU_VS \
709 | BATU_VP)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500710#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200711#define CONFIG_SYS_IBAT3L (0)
712#define CONFIG_SYS_IBAT3U (0)
713#define CONFIG_SYS_IBAT4L (0)
714#define CONFIG_SYS_IBAT4U (0)
Kumar Gala4c7efd82006-04-20 13:45:32 -0500715#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100716
Kumar Gala4c7efd82006-04-20 13:45:32 -0500717/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500718#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500719 | BATL_PP_RW \
Joe Hershberger94c50332011-10-11 23:57:14 -0500720 | BATL_CACHEINHIBIT \
721 | BATL_GUARDEDSTORAGE)
722#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
723 | BATU_BL_256M \
724 | BATU_VS \
725 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100726
Kumar Gala4c7efd82006-04-20 13:45:32 -0500727/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger94c50332011-10-11 23:57:14 -0500728#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500729 | BATL_PP_RW \
730 | BATL_MEMCOHERENCE \
731 | BATL_GUARDEDSTORAGE)
Joe Hershberger94c50332011-10-11 23:57:14 -0500732#define CONFIG_SYS_IBAT6U (0xF0000000 \
733 | BATU_BL_256M \
734 | BATU_VS \
735 | BATU_VP)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100736
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200737#define CONFIG_SYS_IBAT7L (0)
738#define CONFIG_SYS_IBAT7U (0)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100739
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200740#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
741#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
742#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
743#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
744#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
745#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
746#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
747#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
748#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
749#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
750#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
751#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
752#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
753#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
754#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
755#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100756
Jon Loeliger3b7116d2007-07-04 22:30:06 -0500757#if defined(CONFIG_CMD_KGDB)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100758#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
759#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
760#endif
761
762/*
763 * Environment Configuration
764 */
765#define CONFIG_ENV_OVERWRITE
766
767#if defined(CONFIG_TSEC_ENET)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100768#define CONFIG_HAS_ETH1
Andy Fleming458c3892007-08-16 16:35:02 -0500769#define CONFIG_HAS_ETH0
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100770#endif
771
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100772#define CONFIG_HOSTNAME mpc8349emds
Joe Hershberger257ff782011-10-13 13:03:47 +0000773#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000774#define CONFIG_BOOTFILE "uImage"
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100775
Joe Hershberger94c50332011-10-11 23:57:14 -0500776#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100777
778#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Joe Hershberger94c50332011-10-11 23:57:14 -0500779#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100780
781#define CONFIG_BAUDRATE 115200
782
783#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100784 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100785 "echo"
786
787#define CONFIG_EXTRA_ENV_SETTINGS \
788 "netdev=eth0\0" \
789 "hostname=mpc8349emds\0" \
790 "nfsargs=setenv bootargs root=/dev/nfs rw " \
791 "nfsroot=${serverip}:${rootpath}\0" \
792 "ramargs=setenv bootargs root=/dev/ram rw\0" \
793 "addip=setenv bootargs ${bootargs} " \
794 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
795 ":${hostname}:${netdev}:off panic=1\0" \
796 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
797 "flash_nfs=run nfsargs addip addtty;" \
798 "bootm ${kernel_addr}\0" \
799 "flash_self=run ramargs addip addtty;" \
800 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
801 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
802 "bootm\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100803 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
804 "update=protect off fe000000 fe03ffff; " \
Joe Hershberger94c50332011-10-11 23:57:14 -0500805 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
Detlev Zundel406e5782008-03-06 16:45:53 +0100806 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500807 "fdtaddr=780000\0" \
Kim Phillipsb1b40d82009-08-26 21:25:46 -0500808 "fdtfile=mpc834x_mds.dtb\0" \
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100809 ""
810
Joe Hershberger94c50332011-10-11 23:57:14 -0500811#define CONFIG_NFSBOOTCOMMAND \
812 "setenv bootargs root=/dev/nfs rw " \
813 "nfsroot=$serverip:$rootpath " \
814 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
815 "$netdev:off " \
816 "console=$consoledev,$baudrate $othbootargs;" \
817 "tftp $loadaddr $bootfile;" \
818 "tftp $fdtaddr $fdtfile;" \
819 "bootm $loadaddr - $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600820
821#define CONFIG_RAMBOOTCOMMAND \
Joe Hershberger94c50332011-10-11 23:57:14 -0500822 "setenv bootargs root=/dev/ram rw " \
823 "console=$consoledev,$baudrate $othbootargs;" \
824 "tftp $ramdiskaddr $ramdiskfile;" \
825 "tftp $loadaddr $bootfile;" \
826 "tftp $fdtaddr $fdtfile;" \
827 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Kim Phillips774e1b52006-11-01 00:10:40 -0600828
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100829#define CONFIG_BOOTCOMMAND "run flash_self"
830
831#endif /* __CONFIG_H */