blob: 0bd7f02b3dc0bc670c7cf88607e18edd4eb8be44 [file] [log] [blame]
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +02001/*
2 * (C) Copyright 2008
3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4 *
5 * Wolfgang Denk <wd@denx.de>
6 * Copyright 2004 Freescale Semiconductor.
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020011 */
12
13/*
14 * Socrates
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/* High Level Configuration Options */
21#define CONFIG_BOOKE 1 /* BOOKE */
22#define CONFIG_E500 1 /* BOOKE e500 family */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020023#define CONFIG_MPC8544 1
24#define CONFIG_SOCRATES 1
25
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0xfff80000
27
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020028#define CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +000029#define CONFIG_PCI_INDIRECT_BRIDGE
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020030
31#define CONFIG_TSEC_ENET /* tsec ethernet support */
32
33#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Detlev Zundel0244f672008-08-15 15:42:12 +020034#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020035
36#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
37
38/*
39 * Only possible on E500 Version 2 or newer cores.
40 */
41#define CONFIG_ENABLE_36BIT_PHYS 1
42
43/*
44 * sysclk for MPC85xx
45 *
46 * Two valid values are:
47 * 33000000
48 * 66000000
49 *
50 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
51 * is likely the desired value here, so that is now the default.
52 * The board, however, can run at 66MHz. In any event, this value
53 * must match the settings of some switches. Details can be found
54 * in the README.mpc85xxads.
55 */
56
57#ifndef CONFIG_SYS_CLK_FREQ
58#define CONFIG_SYS_CLK_FREQ 66666666
59#endif
60
61/*
62 * These can be toggled for performance analysis, otherwise use default.
63 */
64#define CONFIG_L2_CACHE /* toggle L2 cache */
65#define CONFIG_BTB /* toggle branch predition */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020066
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020068
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
70#define CONFIG_SYS_MEMTEST_START 0x00400000
71#define CONFIG_SYS_MEMTEST_END 0x00C00000
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020072
Timur Tabid8f341c2011-08-04 18:03:41 -050073#define CONFIG_SYS_CCSRBAR 0xE0000000
74#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020075
Kumar Gala01135a82008-08-26 22:56:56 -050076/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070077#define CONFIG_SYS_FSL_DDR2
Kumar Gala01135a82008-08-26 22:56:56 -050078#undef CONFIG_FSL_DDR_INTERACTIVE
79#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
80#define CONFIG_DDR_SPD
81
82#undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
83#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
84
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala01135a82008-08-26 22:56:56 -050087#define CONFIG_VERY_BIG_RAM
88
89#define CONFIG_NUM_DDR_CONTROLLERS 1
90#define CONFIG_DIMM_SLOTS_PER_CTLR 1
91#define CONFIG_CHIP_SELECTS_PER_CTRL 2
92
93/* I2C addresses of SPD EEPROMs */
Anatolij Gustschin2c04bc32008-09-17 11:45:51 +020094#define SPD_EEPROM_ADDRESS 0x50 /* CTLR 0 DIMM 0 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +020095
96#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
97
98/* Hardcoded values, to use instead of SPD */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
100#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102
101#define CONFIG_SYS_DDR_TIMING_0 0x00260802
102#define CONFIG_SYS_DDR_TIMING_1 0x3935D322
103#define CONFIG_SYS_DDR_TIMING_2 0x14904CC8
104#define CONFIG_SYS_DDR_MODE 0x00480432
105#define CONFIG_SYS_DDR_INTERVAL 0x030C0100
106#define CONFIG_SYS_DDR_CONFIG_2 0x04400000
107#define CONFIG_SYS_DDR_CONFIG 0xC3008000
108#define CONFIG_SYS_DDR_CLK_CONTROL 0x03800000
109#define CONFIG_SYS_SDRAM_SIZE 256 /* in Megs */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200110
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200111/*
112 * Flash on the LocalBus
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_FLASH0 0xFE000000
117#define CONFIG_SYS_FLASH1 0xFC000000
118#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
121#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_BR0_PRELIM 0xfe001001 /* port size 16bit */
124#define CONFIG_SYS_OR0_PRELIM 0xfe000030 /* 32MB Flash */
125#define CONFIG_SYS_BR1_PRELIM 0xfc001001 /* port size 16bit */
126#define CONFIG_SYS_OR1_PRELIM 0xfe000030 /* 32MB Flash */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200129#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
132#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
133#undef CONFIG_SYS_FLASH_CHECKSUM
134#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
135#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200136
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200137#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
140#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
141#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
142#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_INIT_RAM_LOCK 1
145#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200146#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size used area in RAM*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200147
Wolfgang Denk0191e472010-10-26 14:34:52 +0200148#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200150
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200151#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384KiB for Mon */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_MALLOC_LEN (4 << 20) /* Reserve 4 MB for malloc */
Detlev Zundel0244f672008-08-15 15:42:12 +0200153
154/* FPGA and NAND */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_FPGA_BASE 0xc0000000
156#define CONFIG_SYS_FPGA_SIZE 0x00100000 /* 1 MB */
157#define CONFIG_SYS_HMI_BASE 0xc0010000
158#define CONFIG_SYS_BR3_PRELIM 0xc0001881 /* UPMA, 32-bit */
159#define CONFIG_SYS_OR3_PRELIM 0xfff00000 /* 1 MB */
Detlev Zundel0244f672008-08-15 15:42:12 +0200160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_FPGA_BASE + 0x70)
162#define CONFIG_SYS_MAX_NAND_DEVICE 1
Detlev Zundel0244f672008-08-15 15:42:12 +0200163#define CONFIG_CMD_NAND
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200164
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200165/* LIME GDC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_LIME_BASE 0xc8000000
167#define CONFIG_SYS_LIME_SIZE 0x04000000 /* 64 MB */
168#define CONFIG_SYS_BR2_PRELIM 0xc80018a1 /* UPMB, 32-bit */
169#define CONFIG_SYS_OR2_PRELIM 0xfc000000 /* 64 MB */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200170
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200171#define CONFIG_VIDEO_MB862xx
Anatolij Gustschine7e44a02009-10-23 12:03:14 +0200172#define CONFIG_VIDEO_MB862xx_ACCEL
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200173#define CONFIG_VIDEO_LOGO
174#define CONFIG_VIDEO_BMP_LOGO
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200175#define VIDEO_FB_16BPP_PIXEL_SWAP
Wolfgang Grandeggere1b05842009-10-23 12:03:15 +0200176#define VIDEO_FB_16BPP_WORD_SWAP
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200177#define CONFIG_SPLASH_SCREEN
178#define CONFIG_VIDEO_BMP_GZIP
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200180
Wolfgang Grandeggerb890f9e2009-10-23 12:03:13 +0200181/* SDRAM Clock frequency, 100MHz (0x0000) or 133MHz (0x10000) */
182#define CONFIG_SYS_MB862xx_CCF 0x10000
183/* SDRAM parameter */
184#define CONFIG_SYS_MB862xx_MMR 0x4157BA63
185
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200186/* Serial Port */
187
188#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_NS16550_SERIAL
190#define CONFIG_SYS_NS16550_REG_SIZE 1
191#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
194#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200195
196#define CONFIG_BAUDRATE 115200
197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_BAUDRATE_TABLE \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200199 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
200
201#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500202#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200203
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200204/*
205 * I2C
206 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200207#define CONFIG_SYS_I2C
208#define CONFIG_SYS_I2C_FSL
209#define CONFIG_SYS_FSL_I2C_SPEED 102124
210#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
211#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
212#define CONFIG_SYS_FSL_I2C2_SPEED 102124
213#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
214#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Detlev Zundel0244f672008-08-15 15:42:12 +0200215
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200216/* I2C RTC */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200217#define CONFIG_RTC_RX8025 /* Use Epson rx8025 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_I2C_RTC_ADDR 0x32 /* at address 0x32 */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200219
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200220/* I2C W83782G HW-Monitoring IC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_I2C_W83782G_ADDR 0x28 /* W83782G address */
Anatolij Gustschine6f5c912008-08-15 15:42:13 +0200222
Sergei Poselenov92cdc442008-05-27 10:36:07 +0200223/* I2C temp sensor */
224/* Socrates uses Maxim's DS75, which is compatible with LM75 */
225#define CONFIG_DTT_LM75 1
226#define CONFIG_DTT_SENSORS {4} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_DTT_MAX_TEMP 125
228#define CONFIG_SYS_DTT_LOW_TEMP -55
229#define CONFIG_SYS_DTT_HYSTERESIS 3
230#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
Sergei Poselenov92cdc442008-05-27 10:36:07 +0200231
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200232/*
233 * General PCI
234 * Memory space is mapped 1-1.
235 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200237
Sergei Poselenove13be1a2008-05-27 13:47:00 +0200238/* PCI is clocked by the external source at 33 MHz */
239#define CONFIG_PCI_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
241#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
242#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
243#define CONFIG_SYS_PCI1_IO_BASE 0xE2000000
244#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
245#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200246
247#if defined(CONFIG_PCI)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200248#define CONFIG_PCI_PNP /* do pci plug-and-play */
Sergei Poselenov18343da2008-06-06 15:42:39 +0200249#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200250#endif /* CONFIG_PCI */
251
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200252#define CONFIG_MII 1 /* MII PHY management */
253#define CONFIG_TSEC1 1
254#define CONFIG_TSEC1_NAME "TSEC0"
Sergei Poselenov6be57752008-05-08 17:46:23 +0200255#define CONFIG_TSEC3 1
256#define CONFIG_TSEC3_NAME "TSEC1"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200257#undef CONFIG_MPC85XX_FEC
258
259#define TSEC1_PHY_ADDR 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200260#define TSEC3_PHY_ADDR 1
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200261
262#define TSEC1_PHYIDX 0
Sergei Poselenov6be57752008-05-08 17:46:23 +0200263#define TSEC3_PHYIDX 0
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200264#define TSEC1_FLAGS TSEC_GIGABIT
Sergei Poselenov6be57752008-05-08 17:46:23 +0200265#define TSEC3_FLAGS TSEC_GIGABIT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200266
Sergei Poselenov6be57752008-05-08 17:46:23 +0200267/* Options are: TSEC[0,1] */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200268#define CONFIG_ETHPRIME "TSEC0"
269#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
270
Sergei Poselenov09842c52008-05-07 15:10:49 +0200271#define CONFIG_HAS_ETH0
272#define CONFIG_HAS_ETH1
273
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200274/*
275 * Environment
276 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200277#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200278#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200280#define CONFIG_ENV_SIZE 0x4000
281#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
282#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200283
284#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200286
287#define CONFIG_TIMESTAMP /* Print image info with ts */
288
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200289/*
290 * BOOTP options
291 */
292#define CONFIG_BOOTP_BOOTFILESIZE
293#define CONFIG_BOOTP_BOOTPATH
294#define CONFIG_BOOTP_GATEWAY
295#define CONFIG_BOOTP_HOSTNAME
296
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200297/*
298 * Command line configuration.
299 */
Detlev Zundel2aba8a12010-04-14 11:32:20 +0200300#define CONFIG_CMD_BMP
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200301#define CONFIG_CMD_DATE
Sergei Poselenov92cdc442008-05-27 10:36:07 +0200302#define CONFIG_CMD_DTT
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200303#undef CONFIG_CMD_EEPROM
Detlev Zundel0244f672008-08-15 15:42:12 +0200304#define CONFIG_CMD_SDRAM
Becky Bruceee888da2010-06-17 11:37:25 -0500305#define CONFIG_CMD_REGINFO
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200306
307#if defined(CONFIG_PCI)
308 #define CONFIG_CMD_PCI
309#endif
310
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200311#undef CONFIG_WATCHDOG /* watchdog disabled */
312
313/*
314 * Miscellaneous configurable options
315 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_LONGHELP /* undef to save memory */
317#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200318
319#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200321#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200323#endif
324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buf Size */
326#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
327#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200328
329/*
330 * For booting Linux, the board info and command line data
331 * have to be in the first 8 MB of memory, since this is
332 * the maximum mapped by the Linux kernel during initialization.
333 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200335
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200336#if defined(CONFIG_CMD_KGDB)
337#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200338#endif
339
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200340#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
341
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200342
343#define CONFIG_PREBOOT "echo;" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200344 "echo Welcome on the ABB Socrates Board;" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200345 "echo"
346
347#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
348
349#define CONFIG_EXTRA_ENV_SETTINGS \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200350 "netdev=eth0\0" \
351 "consdev=ttyS0\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200352 "uboot_file=/home/tftp/syscon3/u-boot.bin\0" \
353 "bootfile=/home/tftp/syscon3/uImage\0" \
354 "fdt_file=/home/tftp/syscon3/socrates.dtb\0" \
355 "initrd_file=/home/tftp/syscon3/uinitrd.gz\0" \
356 "uboot_addr=FFFA0000\0" \
357 "kernel_addr=FE000000\0" \
358 "fdt_addr=FE1E0000\0" \
359 "ramdisk_addr=FE200000\0" \
360 "fdt_addr_r=B00000\0" \
361 "kernel_addr_r=200000\0" \
362 "ramdisk_addr_r=400000\0" \
363 "rootpath=/opt/eldk/ppc_85xxDP\0" \
364 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200365 "nfsargs=setenv bootargs root=/dev/nfs rw " \
366 "nfsroot=$serverip:$rootpath\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200367 "addcons=setenv bootargs $bootargs " \
368 "console=$consdev,$baudrate\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200369 "addip=setenv bootargs $bootargs " \
370 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
371 ":$hostname:$netdev:off panic=1\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200372 "boot_nor=run ramargs addcons;" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200373 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenov09842c52008-05-07 15:10:49 +0200374 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
375 "tftp ${fdt_addr_r} ${fdt_file}; " \
376 "run nfsargs addip addcons;" \
377 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200378 "update_uboot=tftp 100000 ${uboot_file};" \
379 "protect off fffa0000 ffffffff;" \
380 "era fffa0000 ffffffff;" \
381 "cp.b 100000 fffa0000 ${filesize};" \
382 "setenv filesize;saveenv\0" \
383 "update_kernel=tftp 100000 ${bootfile};" \
384 "era fe000000 fe1dffff;" \
385 "cp.b 100000 fe000000 ${filesize};" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200386 "setenv filesize;saveenv\0" \
Detlev Zundel0244f672008-08-15 15:42:12 +0200387 "update_fdt=tftp 100000 ${fdt_file};" \
388 "era fe1e0000 fe1fffff;" \
389 "cp.b 100000 fe1e0000 ${filesize};" \
390 "setenv filesize;saveenv\0" \
391 "update_initrd=tftp 100000 ${initrd_file};" \
392 "era fe200000 fe9fffff;" \
393 "cp.b 100000 fe200000 ${filesize};" \
394 "setenv filesize;saveenv\0" \
395 "clean_data=era fea00000 fff5ffff\0" \
396 "usbargs=setenv bootargs root=/dev/sda1 rw\0" \
397 "load_usb=usb start;" \
398 "ext2load usb 0:1 ${kernel_addr_r} /boot/uImage\0" \
399 "boot_usb=run load_usb usbargs addcons;" \
400 "bootm ${kernel_addr_r} - ${fdt_addr};" \
401 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200402 ""
Detlev Zundel0244f672008-08-15 15:42:12 +0200403#define CONFIG_BOOTCOMMAND "run boot_nor"
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200404
Sergei Poselenov09842c52008-05-07 15:10:49 +0200405/* pass open firmware flat tree */
Sergei Poselenov09842c52008-05-07 15:10:49 +0200406
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200407/* USB support */
408#define CONFIG_USB_OHCI_NEW 1
409#define CONFIG_PCI_OHCI 1
410#define CONFIG_PCI_OHCI_DEVNO 3 /* Number in PCI list */
Yuri Tikhonov11af42c2008-09-04 11:19:05 +0200411#define CONFIG_PCI_EHCI_DEVNO (CONFIG_PCI_OHCI_DEVNO / 2)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
413#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
414#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200415#define CONFIG_DOS_PARTITION 1
Sergei Poselenoveeaaa612008-05-27 11:49:13 +0200416
Sergei Poselenovf2bf96c2008-04-30 11:42:50 +0200417#endif /* __CONFIG_H */