blob: 68353022e7dd93a29a430ecfa1a7e22c4da0d8f1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Mingkai Hud2396512016-09-07 18:47:28 +08004 */
5
Mingkai Hud2396512016-09-07 18:47:28 +08006#include <fsl_ddr_sdram.h>
7#include <fsl_ddr_dimm_params.h>
Simon Glass3ba929a2020-10-30 21:38:53 -06008#include <asm/global_data.h>
Mingkai Hud2396512016-09-07 18:47:28 +08009#include "ddr.h"
10#ifdef CONFIG_FSL_DEEP_SLEEP
11#include <fsl_sleep.h>
12#endif
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Simon Glass243182c2017-05-17 08:23:06 -060014#include <asm/arch/clock.h>
Mingkai Hud2396512016-09-07 18:47:28 +080015
16DECLARE_GLOBAL_DATA_PTR;
17
18void fsl_ddr_board_options(memctl_options_t *popts,
19 dimm_params_t *pdimm,
20 unsigned int ctrl_num)
21{
22 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23 ulong ddr_freq;
24
25 if (ctrl_num > 1) {
26 printf("Not supported controller number %d\n", ctrl_num);
27 return;
28 }
29 if (!pdimm->n_ranks)
30 return;
31
York Sunbe9aaa72018-01-29 09:44:39 -080032 if (popts->registered_dimm_en)
33 pbsp = rdimms[0];
34 else
35 pbsp = udimms[0];
Mingkai Hud2396512016-09-07 18:47:28 +080036
37 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
38 * freqency and n_banks specified in board_specific_parameters table.
39 */
40 ddr_freq = get_ddr_freq(0) / 1000000;
41 while (pbsp->datarate_mhz_high) {
42 if (pbsp->n_ranks == pdimm->n_ranks) {
43 if (ddr_freq <= pbsp->datarate_mhz_high) {
44 popts->clk_adjust = pbsp->clk_adjust;
45 popts->wrlvl_start = pbsp->wrlvl_start;
46 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
47 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
48 goto found;
49 }
50 pbsp_highest = pbsp;
51 }
52 pbsp++;
53 }
54
55 if (pbsp_highest) {
56 printf("Error: board specific timing not found for %lu MT/s\n",
57 ddr_freq);
58 printf("Trying to use the highest speed (%u) parameters\n",
59 pbsp_highest->datarate_mhz_high);
60 popts->clk_adjust = pbsp_highest->clk_adjust;
61 popts->wrlvl_start = pbsp_highest->wrlvl_start;
62 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
63 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
64 } else {
65 panic("DIMM is not supported by this board");
66 }
67found:
68 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
69 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
70
71 popts->data_bus_width = 0; /* 64-bit data bus */
Mingkai Hud2396512016-09-07 18:47:28 +080072 popts->bstopre = 0; /* enable auto precharge */
73
74 /*
75 * Factors to consider for half-strength driver enable:
76 * - number of DIMMs installed
77 */
78 popts->half_strength_driver_enable = 0;
79 /*
80 * Write leveling override
81 */
82 popts->wrlvl_override = 1;
83 popts->wrlvl_sample = 0xf;
84
85 /*
86 * Rtt and Rtt_WR override
87 */
88 popts->rtt_override = 0;
89
90 /* Enable ZQ calibration */
91 popts->zq_en = 1;
92
93 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
94 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
95 DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
Shengzhou Liu29a53012016-11-15 17:15:21 +080096
97 /* optimize cpo for erratum A-009942 */
York Sunbe9aaa72018-01-29 09:44:39 -080098 popts->cpo_sample = 0x61;
Mingkai Hud2396512016-09-07 18:47:28 +080099}
100
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000101#ifdef CONFIG_TFABOOT
Simon Glass0e0ac202017-04-06 12:47:04 -0600102int fsl_initdram(void)
Mingkai Hud2396512016-09-07 18:47:28 +0800103{
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000104 gd->ram_size = tfa_get_dram_size();
105
106 if (!gd->ram_size)
107 gd->ram_size = fsl_ddr_sdram_size();
108
109 return 0;
110}
111#else
112int fsl_initdram(void)
113{
Mingkai Hud2396512016-09-07 18:47:28 +0800114 phys_size_t dram_size;
115
116#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
York Sun9b176962017-04-20 16:04:23 -0700117 gd->ram_size = fsl_ddr_sdram_size();
118
119 return 0;
Mingkai Hud2396512016-09-07 18:47:28 +0800120#else
121 puts("Initializing DDR....using SPD\n");
122
123 dram_size = fsl_ddr_sdram();
124#endif
125
126 erratum_a008850_post();
127
Simon Glass39f90ba2017-03-31 08:40:25 -0600128 gd->ram_size = dram_size;
129
130 return 0;
Mingkai Hud2396512016-09-07 18:47:28 +0800131}
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000132#endif