blob: 3e8032960842e7c935daa34d189b9b441b9fe99a [file] [log] [blame]
Prafulla Wadaskara09bbe52009-06-20 11:01:53 +02001/*
2 * Copyright (C) Marvell International Ltd. and its affiliates
3 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
21 * MA 02110-1301 USA
22 */
23
24#include <common.h>
25#include <asm/arch/kirkwood.h>
26
27#define UBOOT_CNTR 0 /* counter to use for uboot timer */
28
29/* Timer reload and current value registers */
30struct kwtmr_val {
31 u32 reload; /* Timer reload reg */
32 u32 val; /* Timer value reg */
33};
34
35/* Timer registers */
36struct kwtmr_registers {
37 u32 ctrl; /* Timer control reg */
38 u32 pad[3];
39 struct kwtmr_val tmr[2];
40 u32 wdt_reload;
41 u32 wdt_val;
42};
43
44struct kwtmr_registers *kwtmr_regs = (struct kwtmr_registers *)KW_TIMER_BASE;
45
46/*
47 * ARM Timers Registers Map
48 */
49#define CNTMR_CTRL_REG &kwtmr_regs->ctrl
50#define CNTMR_RELOAD_REG(tmrnum) &kwtmr_regs->tmr[tmrnum].reload
51#define CNTMR_VAL_REG(tmrnum) &kwtmr_regs->tmr[tmrnum].val
52
53/*
54 * ARM Timers Control Register
55 * CPU_TIMERS_CTRL_REG (CTCR)
56 */
57#define CTCR_ARM_TIMER_EN_OFFS(cntr) (cntr * 2)
58#define CTCR_ARM_TIMER_EN_MASK(cntr) (1 << CTCR_ARM_TIMER_EN_OFFS)
59#define CTCR_ARM_TIMER_EN(cntr) (1 << CTCR_ARM_TIMER_EN_OFFS(cntr))
60#define CTCR_ARM_TIMER_DIS(cntr) (0 << CTCR_ARM_TIMER_EN_OFFS(cntr))
61
62#define CTCR_ARM_TIMER_AUTO_OFFS(cntr) ((cntr * 2) + 1)
63#define CTCR_ARM_TIMER_AUTO_MASK(cntr) (1 << 1)
64#define CTCR_ARM_TIMER_AUTO_EN(cntr) (1 << CTCR_ARM_TIMER_AUTO_OFFS(cntr))
65#define CTCR_ARM_TIMER_AUTO_DIS(cntr) (0 << CTCR_ARM_TIMER_AUTO_OFFS(cntr))
66
67/*
68 * ARM Timer\Watchdog Reload Register
69 * CNTMR_RELOAD_REG (TRR)
70 */
71#define TRG_ARM_TIMER_REL_OFFS 0
72#define TRG_ARM_TIMER_REL_MASK 0xffffffff
73
74/*
75 * ARM Timer\Watchdog Register
76 * CNTMR_VAL_REG (TVRG)
77 */
78#define TVR_ARM_TIMER_OFFS 0
79#define TVR_ARM_TIMER_MASK 0xffffffff
80#define TVR_ARM_TIMER_MAX 0xffffffff
81#define TIMER_LOAD_VAL 0xffffffff
82
83#define READ_TIMER (readl(CNTMR_VAL_REG(UBOOT_CNTR)) / \
84 (CONFIG_SYS_TCLK / 1000))
85
Heiko Schocher5504dab2011-01-20 22:56:39 +000086DECLARE_GLOBAL_DATA_PTR;
87
88#define timestamp gd->tbl
89#define lastdec gd->lastinc
Prafulla Wadaskara09bbe52009-06-20 11:01:53 +020090
91void reset_timer_masked(void)
92{
93 /* reset time */
94 lastdec = READ_TIMER;
95 timestamp = 0;
96}
97
98ulong get_timer_masked(void)
99{
100 ulong now = READ_TIMER;
101
102 if (lastdec >= now) {
103 /* normal mode */
104 timestamp += lastdec - now;
105 } else {
106 /* we have an overflow ... */
107 timestamp += lastdec +
108 (TIMER_LOAD_VAL / (CONFIG_SYS_TCLK / 1000)) - now;
109 }
110 lastdec = now;
111
112 return timestamp;
113}
114
115void reset_timer(void)
116{
117 reset_timer_masked();
118}
119
120ulong get_timer(ulong base)
121{
122 return get_timer_masked() - base;
123}
124
125void set_timer(ulong t)
126{
127 timestamp = t;
128}
129
Ingo van Lilf0f778a2009-11-24 14:09:21 +0100130void __udelay(unsigned long usec)
Prafulla Wadaskara09bbe52009-06-20 11:01:53 +0200131{
132 uint current;
133 ulong delayticks;
134
135 current = readl(CNTMR_VAL_REG(UBOOT_CNTR));
136 delayticks = (usec * (CONFIG_SYS_TCLK / 1000000));
137
138 if (current < delayticks) {
139 delayticks -= current;
140 while (readl(CNTMR_VAL_REG(UBOOT_CNTR)) < current) ;
141 while ((TIMER_LOAD_VAL - delayticks) <
142 readl(CNTMR_VAL_REG(UBOOT_CNTR))) ;
143 } else {
144 while (readl(CNTMR_VAL_REG(UBOOT_CNTR)) >
145 (current - delayticks)) ;
146 }
147}
148
149/*
150 * init the counter
151 */
152int timer_init(void)
153{
154 unsigned int cntmrctrl;
155
156 /* load value into timer */
157 writel(TIMER_LOAD_VAL, CNTMR_RELOAD_REG(UBOOT_CNTR));
158 writel(TIMER_LOAD_VAL, CNTMR_VAL_REG(UBOOT_CNTR));
159
160 /* enable timer in auto reload mode */
161 cntmrctrl = readl(CNTMR_CTRL_REG);
162 cntmrctrl |= CTCR_ARM_TIMER_EN(UBOOT_CNTR);
163 cntmrctrl |= CTCR_ARM_TIMER_AUTO_EN(UBOOT_CNTR);
164 writel(cntmrctrl, CNTMR_CTRL_REG);
165
166 /* init the timestamp and lastdec value */
167 reset_timer_masked();
168
169 return 0;
170}