developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
| 2 | /* |
| 3 | * Copyright (C) 2018 MediaTek Inc. |
| 4 | * Author: Ryder Lee <ryder.lee@mediatek.com> |
| 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <dm.h> |
| 9 | #include <dm/device-internal.h> |
| 10 | #include <dm/lists.h> |
| 11 | #include <dm/pinctrl.h> |
| 12 | #include <asm/io.h> |
| 13 | #include <asm-generic/gpio.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 14 | #include <linux/bitops.h> |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 15 | |
| 16 | #include "pinctrl-mtk-common.h" |
| 17 | |
Fabien Parent | 105f6c8 | 2019-07-18 19:08:08 +0200 | [diff] [blame] | 18 | #if CONFIG_IS_ENABLED(PINCONF) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 19 | /** |
| 20 | * struct mtk_drive_desc - the structure that holds the information |
| 21 | * of the driving current |
| 22 | * @min: the minimum current of this group |
| 23 | * @max: the maximum current of this group |
| 24 | * @step: the step current of this group |
| 25 | * @scal: the weight factor |
| 26 | * |
| 27 | * formula: output = ((input) / step - 1) * scal |
| 28 | */ |
| 29 | struct mtk_drive_desc { |
| 30 | u8 min; |
| 31 | u8 max; |
| 32 | u8 step; |
| 33 | u8 scal; |
| 34 | }; |
| 35 | |
| 36 | /* The groups of drive strength */ |
| 37 | static const struct mtk_drive_desc mtk_drive[] = { |
| 38 | [DRV_GRP0] = { 4, 16, 4, 1 }, |
| 39 | [DRV_GRP1] = { 4, 16, 4, 2 }, |
| 40 | [DRV_GRP2] = { 2, 8, 2, 1 }, |
| 41 | [DRV_GRP3] = { 2, 8, 2, 2 }, |
| 42 | [DRV_GRP4] = { 2, 16, 2, 1 }, |
| 43 | }; |
Fabien Parent | 105f6c8 | 2019-07-18 19:08:08 +0200 | [diff] [blame] | 44 | #endif |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 45 | |
| 46 | static const char *mtk_pinctrl_dummy_name = "_dummy"; |
| 47 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 48 | static void mtk_w32(struct udevice *dev, u8 i, u32 reg, u32 val) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 49 | { |
| 50 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 51 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 52 | __raw_writel(val, priv->base[i] + reg); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 53 | } |
| 54 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 55 | static u32 mtk_r32(struct udevice *dev, u8 i, u32 reg) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 56 | { |
| 57 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 58 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 59 | return __raw_readl(priv->base[i] + reg); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 60 | } |
| 61 | |
| 62 | static inline int get_count_order(unsigned int count) |
| 63 | { |
| 64 | int order; |
| 65 | |
| 66 | order = fls(count) - 1; |
| 67 | if (count & (count - 1)) |
| 68 | order++; |
| 69 | return order; |
| 70 | } |
| 71 | |
| 72 | void mtk_rmw(struct udevice *dev, u32 reg, u32 mask, u32 set) |
| 73 | { |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 74 | return mtk_i_rmw(dev, 0, reg, mask, set); |
| 75 | } |
| 76 | |
| 77 | void mtk_i_rmw(struct udevice *dev, u8 i, u32 reg, u32 mask, u32 set) |
| 78 | { |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 79 | u32 val; |
| 80 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 81 | val = mtk_r32(dev, i, reg); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 82 | val &= ~mask; |
| 83 | val |= set; |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 84 | mtk_w32(dev, i, reg, val); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | static int mtk_hw_pin_field_lookup(struct udevice *dev, int pin, |
| 88 | const struct mtk_pin_reg_calc *rc, |
| 89 | struct mtk_pin_field *pfd) |
| 90 | { |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 91 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 92 | const struct mtk_pin_field_calc *c, *e; |
| 93 | u32 bits; |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 94 | u32 base_calc = priv->soc->base_calc; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 95 | |
| 96 | c = rc->range; |
| 97 | e = c + rc->nranges; |
| 98 | |
| 99 | while (c < e) { |
| 100 | if (pin >= c->s_pin && pin <= c->e_pin) |
| 101 | break; |
| 102 | c++; |
| 103 | } |
| 104 | |
| 105 | if (c >= e) |
| 106 | return -EINVAL; |
| 107 | |
| 108 | /* Calculated bits as the overall offset the pin is located at, |
| 109 | * if c->fixed is held, that determines the all the pins in the |
| 110 | * range use the same field with the s_pin. |
| 111 | */ |
| 112 | bits = c->fixed ? c->s_bit : c->s_bit + (pin - c->s_pin) * (c->x_bits); |
| 113 | |
| 114 | /* Fill pfd from bits. For example 32-bit register applied is assumed |
| 115 | * when c->sz_reg is equal to 32. |
| 116 | */ |
| 117 | pfd->offset = c->s_addr + c->x_addrs * (bits / c->sz_reg); |
| 118 | pfd->bitpos = bits % c->sz_reg; |
| 119 | pfd->mask = (1 << c->x_bits) - 1; |
| 120 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 121 | if (base_calc) |
| 122 | pfd->index = c->i_base; |
| 123 | else |
| 124 | pfd->index = 0; |
| 125 | |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 126 | /* pfd->next is used for indicating that bit wrapping-around happens |
| 127 | * which requires the manipulation for bit 0 starting in the next |
| 128 | * register to form the complete field read/write. |
| 129 | */ |
| 130 | pfd->next = pfd->bitpos + c->x_bits > c->sz_reg ? c->x_addrs : 0; |
| 131 | |
| 132 | return 0; |
| 133 | } |
| 134 | |
| 135 | static int mtk_hw_pin_field_get(struct udevice *dev, int pin, |
| 136 | int field, struct mtk_pin_field *pfd) |
| 137 | { |
| 138 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 139 | const struct mtk_pin_reg_calc *rc; |
| 140 | |
| 141 | if (field < 0 || field >= PINCTRL_PIN_REG_MAX) |
| 142 | return -EINVAL; |
| 143 | |
| 144 | if (priv->soc->reg_cal && priv->soc->reg_cal[field].range) |
| 145 | rc = &priv->soc->reg_cal[field]; |
| 146 | else |
| 147 | return -EINVAL; |
| 148 | |
| 149 | return mtk_hw_pin_field_lookup(dev, pin, rc, pfd); |
| 150 | } |
| 151 | |
| 152 | static void mtk_hw_bits_part(struct mtk_pin_field *pf, int *h, int *l) |
| 153 | { |
| 154 | *l = 32 - pf->bitpos; |
| 155 | *h = get_count_order(pf->mask) - *l; |
| 156 | } |
| 157 | |
| 158 | static void mtk_hw_write_cross_field(struct udevice *dev, |
| 159 | struct mtk_pin_field *pf, int value) |
| 160 | { |
| 161 | int nbits_l, nbits_h; |
| 162 | |
| 163 | mtk_hw_bits_part(pf, &nbits_h, &nbits_l); |
| 164 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 165 | mtk_i_rmw(dev, pf->index, pf->offset, pf->mask << pf->bitpos, |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 166 | (value & pf->mask) << pf->bitpos); |
| 167 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 168 | mtk_i_rmw(dev, pf->index, pf->offset + pf->next, BIT(nbits_h) - 1, |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 169 | (value & pf->mask) >> nbits_l); |
| 170 | } |
| 171 | |
| 172 | static void mtk_hw_read_cross_field(struct udevice *dev, |
| 173 | struct mtk_pin_field *pf, int *value) |
| 174 | { |
| 175 | int nbits_l, nbits_h, h, l; |
| 176 | |
| 177 | mtk_hw_bits_part(pf, &nbits_h, &nbits_l); |
| 178 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 179 | l = (mtk_r32(dev, pf->index, pf->offset) >> pf->bitpos) & (BIT(nbits_l) - 1); |
| 180 | h = (mtk_r32(dev, pf->index, pf->offset + pf->next)) & (BIT(nbits_h) - 1); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 181 | |
| 182 | *value = (h << nbits_l) | l; |
| 183 | } |
| 184 | |
| 185 | static int mtk_hw_set_value(struct udevice *dev, int pin, int field, |
| 186 | int value) |
| 187 | { |
| 188 | struct mtk_pin_field pf; |
| 189 | int err; |
| 190 | |
| 191 | err = mtk_hw_pin_field_get(dev, pin, field, &pf); |
| 192 | if (err) |
| 193 | return err; |
| 194 | |
| 195 | if (!pf.next) |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 196 | mtk_i_rmw(dev, pf.index, pf.offset, pf.mask << pf.bitpos, |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 197 | (value & pf.mask) << pf.bitpos); |
| 198 | else |
| 199 | mtk_hw_write_cross_field(dev, &pf, value); |
| 200 | |
| 201 | return 0; |
| 202 | } |
| 203 | |
| 204 | static int mtk_hw_get_value(struct udevice *dev, int pin, int field, |
| 205 | int *value) |
| 206 | { |
| 207 | struct mtk_pin_field pf; |
| 208 | int err; |
| 209 | |
| 210 | err = mtk_hw_pin_field_get(dev, pin, field, &pf); |
| 211 | if (err) |
| 212 | return err; |
| 213 | |
| 214 | if (!pf.next) |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 215 | *value = (mtk_r32(dev, pf.index, pf.offset) >> pf.bitpos) & pf.mask; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 216 | else |
| 217 | mtk_hw_read_cross_field(dev, &pf, value); |
| 218 | |
| 219 | return 0; |
| 220 | } |
| 221 | |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 222 | #if CONFIG_IS_ENABLED(PINCONF) |
| 223 | static int mtk_get_pin_io_type(struct udevice *dev, int pin, |
| 224 | struct mtk_io_type_desc *io_type) |
| 225 | { |
| 226 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 227 | u8 io_n = priv->soc->pins[pin].io_n; |
| 228 | |
| 229 | if (io_n >= priv->soc->ntype) |
| 230 | return -EINVAL; |
| 231 | |
| 232 | io_type->name = priv->soc->io_type[io_n].name; |
| 233 | io_type->bias_set = priv->soc->io_type[io_n].bias_set; |
| 234 | io_type->drive_set = priv->soc->io_type[io_n].drive_set; |
| 235 | io_type->input_enable = priv->soc->io_type[io_n].input_enable; |
| 236 | |
| 237 | return 0; |
| 238 | } |
| 239 | #endif |
| 240 | |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 241 | static int mtk_get_groups_count(struct udevice *dev) |
| 242 | { |
| 243 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 244 | |
| 245 | return priv->soc->ngrps; |
| 246 | } |
| 247 | |
| 248 | static const char *mtk_get_pin_name(struct udevice *dev, |
| 249 | unsigned int selector) |
| 250 | { |
| 251 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 252 | |
developer | deb8406 | 2021-03-05 10:22:11 +0800 | [diff] [blame] | 253 | if (!priv->soc->pins[selector].name) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 254 | return mtk_pinctrl_dummy_name; |
| 255 | |
| 256 | return priv->soc->pins[selector].name; |
| 257 | } |
| 258 | |
| 259 | static int mtk_get_pins_count(struct udevice *dev) |
| 260 | { |
| 261 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 262 | |
| 263 | return priv->soc->npins; |
| 264 | } |
| 265 | |
developer | 0163c08 | 2021-03-05 10:22:19 +0800 | [diff] [blame] | 266 | static int mtk_get_pin_muxing(struct udevice *dev, unsigned int selector, |
| 267 | char *buf, int size) |
| 268 | { |
| 269 | int val, err; |
developer | 0163c08 | 2021-03-05 10:22:19 +0800 | [diff] [blame] | 270 | err = mtk_hw_get_value(dev, selector, PINCTRL_PIN_REG_MODE, &val); |
| 271 | if (err) |
| 272 | return err; |
| 273 | |
| 274 | snprintf(buf, size, "Aux Func.%d", val); |
| 275 | return 0; |
| 276 | } |
| 277 | |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 278 | static const char *mtk_get_group_name(struct udevice *dev, |
| 279 | unsigned int selector) |
| 280 | { |
| 281 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 282 | |
| 283 | if (!priv->soc->grps[selector].name) |
| 284 | return mtk_pinctrl_dummy_name; |
| 285 | |
| 286 | return priv->soc->grps[selector].name; |
| 287 | } |
| 288 | |
| 289 | static int mtk_get_functions_count(struct udevice *dev) |
| 290 | { |
| 291 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 292 | |
| 293 | return priv->soc->nfuncs; |
| 294 | } |
| 295 | |
| 296 | static const char *mtk_get_function_name(struct udevice *dev, |
| 297 | unsigned int selector) |
| 298 | { |
| 299 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 300 | |
| 301 | if (!priv->soc->funcs[selector].name) |
| 302 | return mtk_pinctrl_dummy_name; |
| 303 | |
| 304 | return priv->soc->funcs[selector].name; |
| 305 | } |
| 306 | |
developer | dac0f76 | 2023-07-19 17:16:46 +0800 | [diff] [blame] | 307 | static int mtk_pinmux_set(struct udevice *dev, unsigned int pin_selector, |
| 308 | unsigned int func_selector) |
| 309 | { |
| 310 | int err; |
| 311 | |
| 312 | err = mtk_hw_set_value(dev, pin_selector, PINCTRL_PIN_REG_MODE, |
| 313 | func_selector); |
| 314 | if (err) |
| 315 | return err; |
| 316 | |
| 317 | return 0; |
| 318 | } |
| 319 | |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 320 | static int mtk_pinmux_group_set(struct udevice *dev, |
| 321 | unsigned int group_selector, |
| 322 | unsigned int func_selector) |
| 323 | { |
| 324 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 325 | const struct mtk_group_desc *grp = |
| 326 | &priv->soc->grps[group_selector]; |
| 327 | int i; |
| 328 | |
| 329 | for (i = 0; i < grp->num_pins; i++) { |
developer | 67873bd | 2023-07-19 17:16:37 +0800 | [diff] [blame] | 330 | const int *pin_modes = grp->data; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 331 | |
| 332 | mtk_hw_set_value(dev, grp->pins[i], PINCTRL_PIN_REG_MODE, |
| 333 | pin_modes[i]); |
| 334 | } |
| 335 | |
| 336 | return 0; |
| 337 | } |
| 338 | |
| 339 | #if CONFIG_IS_ENABLED(PINCONF) |
| 340 | static const struct pinconf_param mtk_conf_params[] = { |
| 341 | { "bias-disable", PIN_CONFIG_BIAS_DISABLE, 0 }, |
| 342 | { "bias-pull-up", PIN_CONFIG_BIAS_PULL_UP, 1 }, |
| 343 | { "bias-pull-down", PIN_CONFIG_BIAS_PULL_DOWN, 1 }, |
| 344 | { "input-schmitt-enable", PIN_CONFIG_INPUT_SCHMITT_ENABLE, 1 }, |
| 345 | { "input-schmitt-disable", PIN_CONFIG_INPUT_SCHMITT_ENABLE, 0 }, |
| 346 | { "input-enable", PIN_CONFIG_INPUT_ENABLE, 1 }, |
| 347 | { "input-disable", PIN_CONFIG_INPUT_ENABLE, 0 }, |
| 348 | { "output-enable", PIN_CONFIG_OUTPUT_ENABLE, 1 }, |
| 349 | { "output-high", PIN_CONFIG_OUTPUT, 1, }, |
| 350 | { "output-low", PIN_CONFIG_OUTPUT, 0, }, |
| 351 | { "drive-strength", PIN_CONFIG_DRIVE_STRENGTH, 0 }, |
| 352 | }; |
| 353 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 354 | int mtk_pinconf_bias_set_v0(struct udevice *dev, u32 pin, bool disable, |
| 355 | bool pullup, u32 val) |
| 356 | { |
| 357 | return mtk_pinconf_bias_set_pu_pd(dev, pin, disable, pullup, val); |
| 358 | } |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 359 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 360 | int mtk_pinconf_bias_set_v1(struct udevice *dev, u32 pin, bool disable, |
| 361 | bool pullup, u32 val) |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 362 | { |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 363 | int err; |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 364 | |
Daniel Golle | 8c9bb0a | 2023-04-12 21:36:43 +0100 | [diff] [blame] | 365 | /* set pupd_r1_r0 if pullen_pullsel succeeded */ |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 366 | err = mtk_pinconf_bias_set_pullen_pullsel(dev, pin, disable, pullup, |
| 367 | val); |
Daniel Golle | 8c9bb0a | 2023-04-12 21:36:43 +0100 | [diff] [blame] | 368 | if (!err) |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 369 | return mtk_pinconf_bias_set_pupd_r1_r0(dev, pin, disable, |
| 370 | pullup, val); |
| 371 | |
| 372 | return err; |
| 373 | } |
| 374 | |
| 375 | int mtk_pinconf_bias_set_pu_pd(struct udevice *dev, u32 pin, bool disable, |
| 376 | bool pullup, u32 val) |
| 377 | { |
| 378 | int err; |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 379 | |
| 380 | if (disable) { |
| 381 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PU, 0); |
| 382 | if (err) |
| 383 | return err; |
| 384 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PD, 0); |
| 385 | if (err) |
| 386 | return err; |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 387 | } else { |
| 388 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PU, pullup); |
| 389 | if (err) |
| 390 | return err; |
| 391 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PD, !pullup); |
| 392 | if (err) |
| 393 | return err; |
| 394 | } |
| 395 | |
| 396 | return 0; |
| 397 | } |
| 398 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 399 | int mtk_pinconf_bias_set_pullen_pullsel(struct udevice *dev, u32 pin, |
| 400 | bool disable, bool pullup, u32 val) |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 401 | { |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 402 | int err; |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 403 | |
| 404 | if (disable) { |
| 405 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PULLEN, 0); |
| 406 | if (err) |
| 407 | return err; |
| 408 | } else { |
| 409 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PULLEN, 1); |
| 410 | if (err) |
| 411 | return err; |
| 412 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PULLSEL, |
| 413 | pullup); |
| 414 | if (err) |
| 415 | return err; |
| 416 | } |
| 417 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 418 | return 0; |
| 419 | } |
| 420 | |
| 421 | int mtk_pinconf_bias_set_pupd_r1_r0(struct udevice *dev, u32 pin, bool disable, |
| 422 | bool pullup, u32 val) |
| 423 | { |
| 424 | int err, r0, r1; |
| 425 | |
| 426 | r0 = !!(val & 1); |
| 427 | r1 = !!(val & 2); |
| 428 | |
| 429 | if (disable) { |
| 430 | pullup = 0; |
| 431 | r0 = 0; |
| 432 | r1 = 0; |
David Woodhouse | 3210275 | 2020-06-19 12:40:20 +0100 | [diff] [blame] | 433 | } |
| 434 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 435 | /* MTK HW PUPD bit: 1 for pull-down, 0 for pull-up */ |
| 436 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_PUPD, !pullup); |
| 437 | if (err) |
| 438 | return err; |
| 439 | |
| 440 | /* Also set PUPD/R0/R1 if the pin has them */ |
| 441 | mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_R0, r0); |
| 442 | mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_R1, r1); |
| 443 | |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 444 | return 0; |
| 445 | } |
| 446 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 447 | int mtk_pinconf_bias_set(struct udevice *dev, u32 pin, u32 arg, u32 val) |
| 448 | { |
| 449 | int err; |
| 450 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 451 | struct mtk_io_type_desc io_type; |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 452 | int rev = priv->soc->rev; |
| 453 | bool disable, pullup; |
| 454 | |
| 455 | disable = (arg == PIN_CONFIG_BIAS_DISABLE); |
| 456 | pullup = (arg == PIN_CONFIG_BIAS_PULL_UP); |
| 457 | |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 458 | if (!mtk_get_pin_io_type(dev, pin, &io_type)) { |
| 459 | if (io_type.bias_set) |
| 460 | err = io_type.bias_set(dev, pin, disable, pullup, |
| 461 | val); |
| 462 | else |
| 463 | err = -EINVAL; |
| 464 | |
| 465 | } else if (rev == MTK_PINCTRL_V0) { |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 466 | err = mtk_pinconf_bias_set_v0(dev, pin, disable, pullup, val); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 467 | } else { |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 468 | err = mtk_pinconf_bias_set_v1(dev, pin, disable, pullup, val); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 469 | } |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 470 | |
| 471 | return err; |
| 472 | } |
| 473 | |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 474 | int mtk_pinconf_input_enable_v1(struct udevice *dev, u32 pin, u32 arg) |
| 475 | { |
| 476 | int err; |
| 477 | |
| 478 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_IES, 1); |
| 479 | if (err) |
| 480 | return err; |
| 481 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_DIR, 0); |
| 482 | if (err) |
| 483 | return err; |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 484 | |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 485 | return 0; |
| 486 | } |
| 487 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 488 | int mtk_pinconf_input_enable(struct udevice *dev, u32 pin, u32 arg) |
| 489 | { |
| 490 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 491 | struct mtk_io_type_desc io_type; |
| 492 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 493 | int rev = priv->soc->rev; |
| 494 | |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 495 | if (!mtk_get_pin_io_type(dev, pin, &io_type)) |
| 496 | if (io_type.input_enable) |
| 497 | return io_type.input_enable(dev, pin, arg); |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 498 | if (rev == MTK_PINCTRL_V1) |
| 499 | return mtk_pinconf_input_enable_v1(dev, pin, arg); |
| 500 | |
| 501 | return 0; |
| 502 | } |
| 503 | |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 504 | int mtk_pinconf_drive_set_v0(struct udevice *dev, u32 pin, u32 arg) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 505 | { |
| 506 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 507 | const struct mtk_pin_desc *desc = &priv->soc->pins[pin]; |
| 508 | const struct mtk_drive_desc *tb; |
| 509 | int err = -ENOTSUPP; |
| 510 | |
| 511 | tb = &mtk_drive[desc->drv_n]; |
| 512 | /* 4mA when (e8, e4) = (0, 0) |
| 513 | * 8mA when (e8, e4) = (0, 1) |
| 514 | * 12mA when (e8, e4) = (1, 0) |
| 515 | * 16mA when (e8, e4) = (1, 1) |
| 516 | */ |
| 517 | if ((arg >= tb->min && arg <= tb->max) && !(arg % tb->step)) { |
| 518 | arg = (arg / tb->step - 1) * tb->scal; |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 519 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_E4, |
| 520 | arg & 0x1); |
| 521 | if (err) |
| 522 | return err; |
| 523 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_E8, |
| 524 | (arg & 0x2) >> 1); |
| 525 | if (err) |
| 526 | return err; |
| 527 | } |
| 528 | |
developer | b42024c | 2023-07-19 17:16:42 +0800 | [diff] [blame] | 529 | return err; |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 530 | } |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 531 | |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 532 | int mtk_pinconf_drive_set_v1(struct udevice *dev, u32 pin, u32 arg) |
| 533 | { |
| 534 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 535 | const struct mtk_pin_desc *desc = &priv->soc->pins[pin]; |
| 536 | const struct mtk_drive_desc *tb; |
| 537 | int err = -ENOTSUPP; |
| 538 | |
| 539 | tb = &mtk_drive[desc->drv_n]; |
| 540 | if ((arg >= tb->min && arg <= tb->max) && !(arg % tb->step)) { |
| 541 | arg = (arg / tb->step - 1) * tb->scal; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 542 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_DRV, arg); |
| 543 | if (err) |
| 544 | return err; |
| 545 | } |
| 546 | |
developer | b42024c | 2023-07-19 17:16:42 +0800 | [diff] [blame] | 547 | return err; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 548 | } |
| 549 | |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 550 | int mtk_pinconf_drive_set(struct udevice *dev, u32 pin, u32 arg) |
| 551 | { |
| 552 | int err; |
| 553 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 554 | struct mtk_io_type_desc io_type; |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 555 | int rev = priv->soc->rev; |
| 556 | |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 557 | if (!mtk_get_pin_io_type(dev, pin, &io_type)) { |
| 558 | if (io_type.drive_set) |
| 559 | err = io_type.drive_set(dev, pin, arg); |
| 560 | else |
| 561 | err = -EINVAL; |
| 562 | } else if (rev == MTK_PINCTRL_V0) { |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 563 | err = mtk_pinconf_drive_set_v0(dev, pin, arg); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 564 | } else { |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 565 | err = mtk_pinconf_drive_set_v1(dev, pin, arg); |
developer | f8d2269 | 2022-04-21 14:23:53 +0800 | [diff] [blame] | 566 | } |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 567 | |
| 568 | return err; |
| 569 | } |
| 570 | |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 571 | static int mtk_pinconf_set(struct udevice *dev, unsigned int pin, |
| 572 | unsigned int param, unsigned int arg) |
| 573 | { |
| 574 | int err = 0; |
| 575 | |
| 576 | switch (param) { |
| 577 | case PIN_CONFIG_BIAS_DISABLE: |
| 578 | case PIN_CONFIG_BIAS_PULL_UP: |
| 579 | case PIN_CONFIG_BIAS_PULL_DOWN: |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 580 | err = mtk_pinconf_bias_set(dev, pin, param, arg); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 581 | if (err) |
| 582 | goto err; |
| 583 | break; |
| 584 | case PIN_CONFIG_OUTPUT_ENABLE: |
| 585 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_SMT, 0); |
| 586 | if (err) |
| 587 | goto err; |
| 588 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_DIR, 1); |
| 589 | if (err) |
| 590 | goto err; |
| 591 | break; |
| 592 | case PIN_CONFIG_INPUT_ENABLE: |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 593 | err = mtk_pinconf_input_enable(dev, pin, param); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 594 | if (err) |
| 595 | goto err; |
| 596 | break; |
| 597 | case PIN_CONFIG_OUTPUT: |
| 598 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_DIR, 1); |
| 599 | if (err) |
| 600 | goto err; |
| 601 | |
| 602 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_DO, arg); |
| 603 | if (err) |
| 604 | goto err; |
| 605 | break; |
| 606 | case PIN_CONFIG_INPUT_SCHMITT_ENABLE: |
| 607 | /* arg = 1: Input mode & SMT enable ; |
| 608 | * arg = 0: Output mode & SMT disable |
| 609 | */ |
| 610 | arg = arg ? 2 : 1; |
| 611 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_DIR, |
| 612 | arg & 1); |
| 613 | if (err) |
| 614 | goto err; |
| 615 | |
| 616 | err = mtk_hw_set_value(dev, pin, PINCTRL_PIN_REG_SMT, |
| 617 | !!(arg & 2)); |
| 618 | if (err) |
| 619 | goto err; |
| 620 | break; |
| 621 | case PIN_CONFIG_DRIVE_STRENGTH: |
developer | 6e84c2f | 2022-04-21 14:23:51 +0800 | [diff] [blame] | 622 | err = mtk_pinconf_drive_set(dev, pin, arg); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 623 | if (err) |
| 624 | goto err; |
| 625 | break; |
| 626 | |
| 627 | default: |
| 628 | err = -ENOTSUPP; |
| 629 | } |
| 630 | |
| 631 | err: |
| 632 | |
| 633 | return err; |
| 634 | } |
| 635 | |
| 636 | static int mtk_pinconf_group_set(struct udevice *dev, |
| 637 | unsigned int group_selector, |
| 638 | unsigned int param, unsigned int arg) |
| 639 | { |
| 640 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
| 641 | const struct mtk_group_desc *grp = |
| 642 | &priv->soc->grps[group_selector]; |
| 643 | int i, ret; |
| 644 | |
| 645 | for (i = 0; i < grp->num_pins; i++) { |
| 646 | ret = mtk_pinconf_set(dev, grp->pins[i], param, arg); |
| 647 | if (ret) |
| 648 | return ret; |
| 649 | } |
| 650 | |
| 651 | return 0; |
| 652 | } |
| 653 | #endif |
| 654 | |
| 655 | const struct pinctrl_ops mtk_pinctrl_ops = { |
| 656 | .get_pins_count = mtk_get_pins_count, |
| 657 | .get_pin_name = mtk_get_pin_name, |
developer | 0163c08 | 2021-03-05 10:22:19 +0800 | [diff] [blame] | 658 | .get_pin_muxing = mtk_get_pin_muxing, |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 659 | .get_groups_count = mtk_get_groups_count, |
| 660 | .get_group_name = mtk_get_group_name, |
| 661 | .get_functions_count = mtk_get_functions_count, |
| 662 | .get_function_name = mtk_get_function_name, |
developer | dac0f76 | 2023-07-19 17:16:46 +0800 | [diff] [blame] | 663 | .pinmux_set = mtk_pinmux_set, |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 664 | .pinmux_group_set = mtk_pinmux_group_set, |
| 665 | #if CONFIG_IS_ENABLED(PINCONF) |
| 666 | .pinconf_num_params = ARRAY_SIZE(mtk_conf_params), |
| 667 | .pinconf_params = mtk_conf_params, |
| 668 | .pinconf_set = mtk_pinconf_set, |
| 669 | .pinconf_group_set = mtk_pinconf_group_set, |
| 670 | #endif |
| 671 | .set_state = pinctrl_generic_set_state, |
| 672 | }; |
| 673 | |
developer | f4154da | 2021-03-05 10:22:26 +0800 | [diff] [blame] | 674 | #if CONFIG_IS_ENABLED(DM_GPIO) || \ |
Simon Glass | 035939e | 2021-07-10 21:14:30 -0600 | [diff] [blame] | 675 | (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO)) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 676 | static int mtk_gpio_get(struct udevice *dev, unsigned int off) |
| 677 | { |
| 678 | int val, err; |
| 679 | |
| 680 | err = mtk_hw_get_value(dev->parent, off, PINCTRL_PIN_REG_DI, &val); |
| 681 | if (err) |
| 682 | return err; |
| 683 | |
| 684 | return !!val; |
| 685 | } |
| 686 | |
| 687 | static int mtk_gpio_set(struct udevice *dev, unsigned int off, int val) |
| 688 | { |
| 689 | return mtk_hw_set_value(dev->parent, off, PINCTRL_PIN_REG_DO, !!val); |
| 690 | } |
| 691 | |
| 692 | static int mtk_gpio_get_direction(struct udevice *dev, unsigned int off) |
| 693 | { |
| 694 | int val, err; |
| 695 | |
| 696 | err = mtk_hw_get_value(dev->parent, off, PINCTRL_PIN_REG_DIR, &val); |
| 697 | if (err) |
| 698 | return err; |
| 699 | |
| 700 | return val ? GPIOF_OUTPUT : GPIOF_INPUT; |
| 701 | } |
| 702 | |
| 703 | static int mtk_gpio_direction_input(struct udevice *dev, unsigned int off) |
| 704 | { |
| 705 | return mtk_hw_set_value(dev->parent, off, PINCTRL_PIN_REG_DIR, 0); |
| 706 | } |
| 707 | |
| 708 | static int mtk_gpio_direction_output(struct udevice *dev, |
| 709 | unsigned int off, int val) |
| 710 | { |
| 711 | mtk_gpio_set(dev, off, val); |
| 712 | |
| 713 | /* And set the requested value */ |
| 714 | return mtk_hw_set_value(dev->parent, off, PINCTRL_PIN_REG_DIR, 1); |
| 715 | } |
| 716 | |
| 717 | static int mtk_gpio_request(struct udevice *dev, unsigned int off, |
| 718 | const char *label) |
| 719 | { |
developer | 74d6901 | 2020-01-10 16:30:28 +0800 | [diff] [blame] | 720 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev->parent); |
| 721 | |
| 722 | return mtk_hw_set_value(dev->parent, off, PINCTRL_PIN_REG_MODE, |
| 723 | priv->soc->gpio_mode); |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 724 | } |
| 725 | |
| 726 | static int mtk_gpio_probe(struct udevice *dev) |
| 727 | { |
| 728 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev->parent); |
| 729 | struct gpio_dev_priv *uc_priv; |
| 730 | |
| 731 | uc_priv = dev_get_uclass_priv(dev); |
| 732 | uc_priv->bank_name = priv->soc->name; |
| 733 | uc_priv->gpio_count = priv->soc->npins; |
| 734 | |
| 735 | return 0; |
| 736 | } |
| 737 | |
| 738 | static const struct dm_gpio_ops mtk_gpio_ops = { |
| 739 | .request = mtk_gpio_request, |
| 740 | .set_value = mtk_gpio_set, |
| 741 | .get_value = mtk_gpio_get, |
| 742 | .get_function = mtk_gpio_get_direction, |
| 743 | .direction_input = mtk_gpio_direction_input, |
| 744 | .direction_output = mtk_gpio_direction_output, |
| 745 | }; |
| 746 | |
| 747 | static struct driver mtk_gpio_driver = { |
| 748 | .name = "mediatek_gpio", |
| 749 | .id = UCLASS_GPIO, |
| 750 | .probe = mtk_gpio_probe, |
| 751 | .ops = &mtk_gpio_ops, |
| 752 | }; |
| 753 | |
| 754 | static int mtk_gpiochip_register(struct udevice *parent) |
| 755 | { |
| 756 | struct uclass_driver *drv; |
| 757 | struct udevice *dev; |
| 758 | int ret; |
| 759 | ofnode node; |
| 760 | |
| 761 | drv = lists_uclass_lookup(UCLASS_GPIO); |
| 762 | if (!drv) |
| 763 | return -ENOENT; |
| 764 | |
Heinrich Schuchardt | 0c67d12 | 2020-12-27 21:18:26 +0100 | [diff] [blame] | 765 | ret = -ENOENT; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 766 | dev_for_each_subnode(node, parent) |
| 767 | if (ofnode_read_bool(node, "gpio-controller")) { |
| 768 | ret = 0; |
| 769 | break; |
| 770 | } |
| 771 | |
| 772 | if (ret) |
| 773 | return ret; |
| 774 | |
| 775 | ret = device_bind_with_driver_data(parent, &mtk_gpio_driver, |
| 776 | "mediatek_gpio", 0, node, |
| 777 | &dev); |
| 778 | if (ret) |
| 779 | return ret; |
| 780 | |
| 781 | return 0; |
| 782 | } |
developer | f4154da | 2021-03-05 10:22:26 +0800 | [diff] [blame] | 783 | #endif |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 784 | |
| 785 | int mtk_pinctrl_common_probe(struct udevice *dev, |
developer | 67873bd | 2023-07-19 17:16:37 +0800 | [diff] [blame] | 786 | const struct mtk_pinctrl_soc *soc) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 787 | { |
| 788 | struct mtk_pinctrl_priv *priv = dev_get_priv(dev); |
developer | f4154da | 2021-03-05 10:22:26 +0800 | [diff] [blame] | 789 | int ret = 0; |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 790 | u32 i = 0; |
| 791 | fdt_addr_t addr; |
| 792 | u32 base_calc = soc->base_calc; |
| 793 | u32 nbase_names = soc->nbase_names; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 794 | |
| 795 | priv->soc = soc; |
| 796 | |
developer | a7482d3 | 2022-04-21 14:23:52 +0800 | [diff] [blame] | 797 | if (!base_calc) |
| 798 | nbase_names = 1; |
| 799 | |
| 800 | for (i = 0; i < nbase_names; i++) { |
| 801 | addr = devfdt_get_addr_index(dev, i); |
| 802 | if (addr == FDT_ADDR_T_NONE) |
| 803 | return -EINVAL; |
| 804 | priv->base[i] = (void __iomem *)addr; |
| 805 | } |
| 806 | |
developer | f4154da | 2021-03-05 10:22:26 +0800 | [diff] [blame] | 807 | #if CONFIG_IS_ENABLED(DM_GPIO) || \ |
Simon Glass | 035939e | 2021-07-10 21:14:30 -0600 | [diff] [blame] | 808 | (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO)) |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 809 | ret = mtk_gpiochip_register(dev); |
developer | f4154da | 2021-03-05 10:22:26 +0800 | [diff] [blame] | 810 | #endif |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 811 | |
developer | f4154da | 2021-03-05 10:22:26 +0800 | [diff] [blame] | 812 | return ret; |
developer | 84c7a63 | 2018-11-15 10:07:58 +0800 | [diff] [blame] | 813 | } |