blob: 5f91a52bbe9bf5021d30e210e8be4d2064665815 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun667ab1a2012-10-11 07:13:37 +00002/*
3 * Copyright 2011-2012 Freescale Semiconductor, Inc.
York Sun667ab1a2012-10-11 07:13:37 +00004 */
5
6/*
7 * T4240 QDS board configuration file
8 */
York Sun9b85a482013-06-27 10:48:29 -07009#ifndef __CONFIG_H
10#define __CONFIG_H
11
York Sun667ab1a2012-10-11 07:13:37 +000012#define CONFIG_FSL_SATA_V2
13#define CONFIG_PCIE4
14
15#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
16
York Sun9b85a482013-06-27 10:48:29 -070017#ifdef CONFIG_RAMBOOT_PBL
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090018#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t4qds/t4_pbi.cfg
Miquel Raynald0935362019-10-03 19:50:03 +020019#if !defined(CONFIG_MTD_RAW_NAND) && !defined(CONFIG_SDCARD)
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080020#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
21#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
22#else
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080023#define CONFIG_SPL_FLUSH_IMAGE
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080024#define CONFIG_SPL_PAD_TO 0x40000
25#define CONFIG_SPL_MAX_SIZE 0x28000
26#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
Miquel Raynald0935362019-10-03 19:50:03 +020029#ifdef CONFIG_MTD_RAW_NAND
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080030#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
31#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
32#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
33#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
Zhao Qiang55107dc2016-09-08 12:55:32 +080034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_nand_rcw.cfg
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080035#endif
36
37#ifdef CONFIG_SDCARD
38#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080039#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
40#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
41#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
42#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
43#ifndef CONFIG_SPL_BUILD
44#define CONFIG_SYS_MPC85XX_NO_RESETVEC
45#endif
Zhao Qiang55107dc2016-09-08 12:55:32 +080046#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_sd_rcw.cfg
York Sun9b85a482013-06-27 10:48:29 -070047#endif
48
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080049#ifdef CONFIG_SPL_BUILD
50#define CONFIG_SPL_SKIP_RELOCATE
51#define CONFIG_SPL_COMMON_INIT_DDR
52#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shaohui Xie9ff72dc2014-04-22 15:10:44 +080053#endif
54
55#endif
56#endif /* CONFIG_RAMBOOT_PBL */
57
York Sun9b85a482013-06-27 10:48:29 -070058#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
59/* Set 1M boot space */
60#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
61#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
62 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
63#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
York Sun9b85a482013-06-27 10:48:29 -070064#endif
65
66#define CONFIG_SRIO_PCIE_BOOT_MASTER
67#define CONFIG_DDR_ECC
68
York Sun667ab1a2012-10-11 07:13:37 +000069#include "t4qds.h"
York Sun9b85a482013-06-27 10:48:29 -070070
York Sun9b85a482013-06-27 10:48:29 -070071#if defined(CONFIG_SPIFLASH)
York Sun9b85a482013-06-27 10:48:29 -070072#elif defined(CONFIG_SDCARD)
York Sun9b85a482013-06-27 10:48:29 -070073#define CONFIG_SYS_MMC_ENV_DEV 0
York Sun9b85a482013-06-27 10:48:29 -070074#endif
75
76#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
77#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
78
79#ifndef __ASSEMBLY__
80unsigned long get_board_sys_clk(void);
81unsigned long get_board_ddr_clk(void);
82#endif
83
84/* EEPROM */
85#define CONFIG_ID_EEPROM
86#define CONFIG_SYS_I2C_EEPROM_NXID
87#define CONFIG_SYS_EEPROM_BUS_NUM 0
88#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
89#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
90
91/*
92 * DDR Setup
93 */
94#define CONFIG_SYS_SPD_BUS_NUM 0
95#define SPD_EEPROM_ADDRESS1 0x51
96#define SPD_EEPROM_ADDRESS2 0x52
97#define SPD_EEPROM_ADDRESS3 0x53
98#define SPD_EEPROM_ADDRESS4 0x54
99#define SPD_EEPROM_ADDRESS5 0x55
100#define SPD_EEPROM_ADDRESS6 0x56
101#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
102#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
103
104/*
105 * IFC Definitions
106 */
107#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
108#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
109 + 0x8000000) | \
110 CSPR_PORT_SIZE_16 | \
111 CSPR_MSEL_NOR | \
112 CSPR_V)
113#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
114#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
115 CSPR_PORT_SIZE_16 | \
116 CSPR_MSEL_NOR | \
117 CSPR_V)
118#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
119/* NOR Flash Timing Params */
120#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
121
122#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
123 FTIM0_NOR_TEADC(0x5) | \
124 FTIM0_NOR_TEAHC(0x5))
125#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
126 FTIM1_NOR_TRAD_NOR(0x1A) |\
127 FTIM1_NOR_TSEQRAD_NOR(0x13))
128#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
129 FTIM2_NOR_TCH(0x4) | \
130 FTIM2_NOR_TWPH(0x0E) | \
131 FTIM2_NOR_TWP(0x1c))
132#define CONFIG_SYS_NOR_FTIM3 0x0
133
134#define CONFIG_SYS_FLASH_QUIET_TEST
135#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
136
137#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
138#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
139#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
140#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
141
142#define CONFIG_SYS_FLASH_EMPTY_INFO
143#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
144 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
145
146#define CONFIG_FSL_QIXIS /* use common QIXIS code */
147#define QIXIS_BASE 0xffdf0000
148#define QIXIS_LBMAP_SWITCH 6
149#define QIXIS_LBMAP_MASK 0x0f
150#define QIXIS_LBMAP_SHIFT 0
151#define QIXIS_LBMAP_DFLTBANK 0x00
152#define QIXIS_LBMAP_ALTBANK 0x04
153#define QIXIS_RST_CTL_RESET 0x83
York Sun5e155552013-06-25 11:37:48 -0700154#define QIXIS_RST_FORCE_MEM 0x1
York Sun9b85a482013-06-27 10:48:29 -0700155#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
156#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
157#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Haijun.Zhang05f58542014-01-10 13:52:17 +0800158#define QIXIS_BRDCFG5 0x55
159#define QIXIS_MUX_SDHC 2
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800160#define QIXIS_MUX_SDHC_WIDTH8 1
York Sun9b85a482013-06-27 10:48:29 -0700161#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
162
163#define CONFIG_SYS_CSPR3_EXT (0xf)
164#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
165 | CSPR_PORT_SIZE_8 \
166 | CSPR_MSEL_GPCM \
167 | CSPR_V)
Rajesh Bhagat28663d82018-11-05 18:01:19 +0000168#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
York Sun9b85a482013-06-27 10:48:29 -0700169#define CONFIG_SYS_CSOR3 0x0
170/* QIXIS Timing parameters for IFC CS3 */
171#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
172 FTIM0_GPCM_TEADC(0x0e) | \
173 FTIM0_GPCM_TEAHC(0x0e))
174#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
175 FTIM1_GPCM_TRAD(0x3f))
176#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800177 FTIM2_GPCM_TCH(0x8) | \
York Sun9b85a482013-06-27 10:48:29 -0700178 FTIM2_GPCM_TWP(0x1f))
179#define CONFIG_SYS_CS3_FTIM3 0x0
180
181/* NAND Flash on IFC */
182#define CONFIG_NAND_FSL_IFC
183#define CONFIG_SYS_NAND_BASE 0xff800000
184#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
185
186#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
187#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
188 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
189 | CSPR_MSEL_NAND /* MSEL = NAND */ \
190 | CSPR_V)
191#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
192
193#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
194 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
195 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
196 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
197 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
198 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
199 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
200
201#define CONFIG_SYS_NAND_ONFI_DETECTION
202
203/* ONFI NAND Flash mode0 Timing Params */
204#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
205 FTIM0_NAND_TWP(0x18) | \
206 FTIM0_NAND_TWCHT(0x07) | \
207 FTIM0_NAND_TWH(0x0a))
208#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
209 FTIM1_NAND_TWBE(0x39) | \
210 FTIM1_NAND_TRR(0x0e) | \
211 FTIM1_NAND_TRP(0x18))
212#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
213 FTIM2_NAND_TREH(0x0a) | \
214 FTIM2_NAND_TWHRE(0x1e))
215#define CONFIG_SYS_NAND_FTIM3 0x0
216
217#define CONFIG_SYS_NAND_DDR_LAW 11
218
219#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
220#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun9b85a482013-06-27 10:48:29 -0700221
222#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +0530223#define CONFIG_SYS_NAND_MAX_OOBFREE 2
224#define CONFIG_SYS_NAND_MAX_ECCPOS 256
York Sun9b85a482013-06-27 10:48:29 -0700225
Miquel Raynald0935362019-10-03 19:50:03 +0200226#if defined(CONFIG_MTD_RAW_NAND)
York Sun9b85a482013-06-27 10:48:29 -0700227#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
228#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
229#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
230#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
231#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
232#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
233#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
234#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
Shaohui Xie9ff72dc2014-04-22 15:10:44 +0800235#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
236#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
237#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
238#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
239#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
240#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
241#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
242#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
243#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
244#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
York Sun9b85a482013-06-27 10:48:29 -0700245#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
246#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
247#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
248#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
249#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
250#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
251#else
252#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
253#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
254#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
255#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
256#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
257#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
258#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
259#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
Shaohui Xie9ff72dc2014-04-22 15:10:44 +0800260#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
261#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
262#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
263#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
264#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
265#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
266#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
267#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
York Sun9b85a482013-06-27 10:48:29 -0700268#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
269#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
270#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
271#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
272#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
273#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
274#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
275#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
276#endif
York Sun9b85a482013-06-27 10:48:29 -0700277
278#if defined(CONFIG_RAMBOOT_PBL)
279#define CONFIG_SYS_RAMBOOT
280#endif
281
York Sun9b85a482013-06-27 10:48:29 -0700282/* I2C */
Biwen Li3e9d3952020-05-01 20:04:17 +0800283#ifndef CONFIG_DM_I2C
284#define CONFIG_SYS_I2C
285#else
286#undef CONFIG_SYS_I2C
287#undef CONFIG_SYS_FSL_I2C2_OFFSET
288#undef CONFIG_SYS_FSL_I2C2_SLAVE
289#undef CONFIG_SYS_FSL_I2C2_SPEED
290#undef CONFIG_SYS_FSL_I2C_SLAVE
291#undef CONFIG_SYS_FSL_I2C_SPEED
292#undef CONFIG_SYS_FSL_I2C_OFFSET
293#endif
294
295#define CONFIG_SYS_I2C_FSL
York Sun9b85a482013-06-27 10:48:29 -0700296#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
297#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
298#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
299#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
300
301#define I2C_MUX_CH_DEFAULT 0x8
302#define I2C_MUX_CH_VOL_MONITOR 0xa
303#define I2C_MUX_CH_VSC3316_FS 0xc
304#define I2C_MUX_CH_VSC3316_BS 0xd
305
306/* Voltage monitor on channel 2*/
307#define I2C_VOL_MONITOR_ADDR 0x40
308#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
309#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
310#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
311
312/* VSC Crossbar switches */
313#define CONFIG_VSC_CROSSBAR
314#define VSC3316_FSM_TX_ADDR 0x70
315#define VSC3316_FSM_RX_ADDR 0x71
316
317/*
318 * RapidIO
319 */
320
321/*
322 * for slave u-boot IMAGE instored in master memory space,
323 * PHYS must be aligned based on the SIZE
324 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800325#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
326#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
327#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
328#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
York Sun9b85a482013-06-27 10:48:29 -0700329/*
330 * for slave UCODE and ENV instored in master memory space,
331 * PHYS must be aligned based on the SIZE
332 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800333#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
York Sun9b85a482013-06-27 10:48:29 -0700334#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
335#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
336
337/* slave core release by master*/
338#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
339#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
340
341/*
342 * SRIO_PCIE_BOOT - SLAVE
343 */
344#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
345#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
346#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
347 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
348#endif
349/*
350 * eSPI - Enhanced SPI
351 */
York Sun9b85a482013-06-27 10:48:29 -0700352
York Sun9b85a482013-06-27 10:48:29 -0700353/* Qman/Bman */
354#ifndef CONFIG_NOBQFMAN
York Sun9b85a482013-06-27 10:48:29 -0700355#define CONFIG_SYS_BMAN_NUM_PORTALS 50
356#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
357#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
358#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500359#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
360#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
361#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
362#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
363#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
364 CONFIG_SYS_BMAN_CENA_SIZE)
365#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
366#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
York Sun9b85a482013-06-27 10:48:29 -0700367#define CONFIG_SYS_QMAN_NUM_PORTALS 50
368#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
369#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
370#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500371#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
372#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
373#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
374#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
375#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
376 CONFIG_SYS_QMAN_CENA_SIZE)
377#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
378#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
York Sun9b85a482013-06-27 10:48:29 -0700379
380#define CONFIG_SYS_DPAA_FMAN
381#define CONFIG_SYS_DPAA_PME
382#define CONFIG_SYS_PMAN
383#define CONFIG_SYS_DPAA_DCE
Minghuan Lian621de442013-07-03 18:32:41 +0800384#define CONFIG_SYS_DPAA_RMAN
York Sun9b85a482013-06-27 10:48:29 -0700385#define CONFIG_SYS_INTERLAKEN
386
387/* Default address of microcode for the Linux Fman driver */
388#if defined(CONFIG_SPIFLASH)
389/*
390 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
391 * env, so we got 0x110000.
392 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800393#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
York Sun9b85a482013-06-27 10:48:29 -0700394#elif defined(CONFIG_SDCARD)
395/*
396 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Shaohui Xie9ff72dc2014-04-22 15:10:44 +0800397 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
398 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
York Sun9b85a482013-06-27 10:48:29 -0700399 */
Shaohui Xie9ff72dc2014-04-22 15:10:44 +0800400#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Miquel Raynald0935362019-10-03 19:50:03 +0200401#elif defined(CONFIG_MTD_RAW_NAND)
Shaohui Xie9ff72dc2014-04-22 15:10:44 +0800402#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun9b85a482013-06-27 10:48:29 -0700403#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
404/*
405 * Slave has no ucode locally, it can fetch this from remote. When implementing
406 * in two corenet boards, slave's ucode could be stored in master's memory
407 * space, the address can be mapped from slave TLB->slave LAW->
408 * slave SRIO or PCIE outbound window->master inbound window->
409 * master LAW->the ucode address in master's memory space.
410 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800411#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
York Sun9b85a482013-06-27 10:48:29 -0700412#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800413#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
York Sun9b85a482013-06-27 10:48:29 -0700414#endif
415#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
416#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
417#endif /* CONFIG_NOBQFMAN */
418
419#ifdef CONFIG_SYS_DPAA_FMAN
York Sun9b85a482013-06-27 10:48:29 -0700420#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
421#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
422#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
423#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
424#define FM1_10GEC1_PHY_ADDR 0x0
425#define FM1_10GEC2_PHY_ADDR 0x1
426#define FM2_10GEC1_PHY_ADDR 0x2
427#define FM2_10GEC2_PHY_ADDR 0x3
428#endif
429
York Sun9b85a482013-06-27 10:48:29 -0700430/* SATA */
431#ifdef CONFIG_FSL_SATA_V2
York Sun9b85a482013-06-27 10:48:29 -0700432#define CONFIG_SYS_SATA_MAX_DEVICE 2
433#define CONFIG_SATA1
434#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
435#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
436#define CONFIG_SATA2
437#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
438#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
439
440#define CONFIG_LBA48
York Sun9b85a482013-06-27 10:48:29 -0700441#endif
442
443#ifdef CONFIG_FMAN_ENET
York Sun9b85a482013-06-27 10:48:29 -0700444#define CONFIG_ETHPRIME "FM1@DTSEC1"
York Sun9b85a482013-06-27 10:48:29 -0700445#endif
446
447/*
448* USB
449*/
York Sun9b85a482013-06-27 10:48:29 -0700450#define CONFIG_USB_EHCI_FSL
451#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
York Sun9b85a482013-06-27 10:48:29 -0700452#define CONFIG_HAS_FSL_DR_USB
453
York Sun9b85a482013-06-27 10:48:29 -0700454#ifdef CONFIG_MMC
York Sun9b85a482013-06-27 10:48:29 -0700455#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
456#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Haijun.Zhang8a065e92013-10-31 09:38:19 +0800457#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Haijun.Zhang05f58542014-01-10 13:52:17 +0800458#define CONFIG_ESDHC_DETECT_QUIRK \
459 (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC) || \
460 IS_SVR_REV(get_svr(), 1, 0))
Haijun.Zhangf0fe8ad2014-01-10 13:52:18 +0800461#define CONFIG_ESDHC_DETECT_8_BIT_QUIRK \
462 (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC_WIDTH8))
York Sun9b85a482013-06-27 10:48:29 -0700463#endif
464
York Sun9b85a482013-06-27 10:48:29 -0700465
466#define __USB_PHY_TYPE utmi
467
468/*
469 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
470 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
471 * interleaving. It can be cacheline, page, bank, superbank.
472 * See doc/README.fsl-ddr for details.
473 */
York Sun0fad3262016-11-21 13:35:41 -0800474#ifdef CONFIG_ARCH_T4240
York Sun9b85a482013-06-27 10:48:29 -0700475#define CTRL_INTLV_PREFERED 3way_4KB
476#else
477#define CTRL_INTLV_PREFERED cacheline
478#endif
479
480#define CONFIG_EXTRA_ENV_SETTINGS \
481 "hwconfig=fsl_ddr:" \
482 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
483 "bank_intlv=auto;" \
484 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
485 "netdev=eth0\0" \
486 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
487 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
488 "tftpflash=tftpboot $loadaddr $uboot && " \
489 "protect off $ubootaddr +$filesize && " \
490 "erase $ubootaddr +$filesize && " \
491 "cp.b $loadaddr $ubootaddr $filesize && " \
492 "protect on $ubootaddr +$filesize && " \
493 "cmp.b $loadaddr $ubootaddr $filesize\0" \
494 "consoledev=ttyS0\0" \
495 "ramdiskaddr=2000000\0" \
496 "ramdiskfile=t4240qds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500497 "fdtaddr=1e00000\0" \
York Sun9b85a482013-06-27 10:48:29 -0700498 "fdtfile=t4240qds/t4240qds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500499 "bdev=sda3\0"
York Sun9b85a482013-06-27 10:48:29 -0700500
501#define CONFIG_HVBOOT \
502 "setenv bootargs config-addr=0x60000000; " \
503 "bootm 0x01000000 - 0x00f00000"
504
505#define CONFIG_ALU \
506 "setenv bootargs root=/dev/$bdev rw " \
507 "console=$consoledev,$baudrate $othbootargs;" \
508 "cpu 1 release 0x01000000 - - -;" \
509 "cpu 2 release 0x01000000 - - -;" \
510 "cpu 3 release 0x01000000 - - -;" \
511 "cpu 4 release 0x01000000 - - -;" \
512 "cpu 5 release 0x01000000 - - -;" \
513 "cpu 6 release 0x01000000 - - -;" \
514 "cpu 7 release 0x01000000 - - -;" \
515 "go 0x01000000"
516
517#define CONFIG_LINUX \
518 "setenv bootargs root=/dev/ram rw " \
519 "console=$consoledev,$baudrate $othbootargs;" \
520 "setenv ramdiskaddr 0x02000000;" \
521 "setenv fdtaddr 0x00c00000;" \
522 "setenv loadaddr 0x1000000;" \
523 "bootm $loadaddr $ramdiskaddr $fdtaddr"
524
525#define CONFIG_HDBOOT \
526 "setenv bootargs root=/dev/$bdev rw " \
527 "console=$consoledev,$baudrate $othbootargs;" \
528 "tftp $loadaddr $bootfile;" \
529 "tftp $fdtaddr $fdtfile;" \
530 "bootm $loadaddr - $fdtaddr"
531
532#define CONFIG_NFSBOOTCOMMAND \
533 "setenv bootargs root=/dev/nfs rw " \
534 "nfsroot=$serverip:$rootpath " \
535 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
536 "console=$consoledev,$baudrate $othbootargs;" \
537 "tftp $loadaddr $bootfile;" \
538 "tftp $fdtaddr $fdtfile;" \
539 "bootm $loadaddr - $fdtaddr"
540
541#define CONFIG_RAMBOOTCOMMAND \
542 "setenv bootargs root=/dev/ram rw " \
543 "console=$consoledev,$baudrate $othbootargs;" \
544 "tftp $ramdiskaddr $ramdiskfile;" \
545 "tftp $loadaddr $bootfile;" \
546 "tftp $fdtaddr $fdtfile;" \
547 "bootm $loadaddr $ramdiskaddr $fdtaddr"
548
549#define CONFIG_BOOTCOMMAND CONFIG_LINUX
550
York Sun9b85a482013-06-27 10:48:29 -0700551#include <asm/fsl_secure_boot.h>
York Sun9b85a482013-06-27 10:48:29 -0700552
553#endif /* __CONFIG_H */