Neil Armstrong | 3af0879 | 2024-11-18 15:42:00 +0100 | [diff] [blame] | 1 | // SPDX-License-Identifier: BSD-3-Clause |
| 2 | /* |
| 3 | * Clock drivers for Qualcomm x1e80100 |
| 4 | * |
| 5 | * (C) Copyright 2024 Linaro Ltd. |
| 6 | */ |
| 7 | |
| 8 | #include <clk-uclass.h> |
| 9 | #include <dm.h> |
| 10 | #include <linux/delay.h> |
| 11 | #include <errno.h> |
| 12 | #include <asm/io.h> |
| 13 | #include <linux/bug.h> |
| 14 | #include <linux/bitops.h> |
| 15 | #include <dt-bindings/clock/qcom,x1e80100-gcc.h> |
| 16 | #include <dt-bindings/clock/qcom,x1e80100-tcsr.h> |
| 17 | |
| 18 | #include "clock-qcom.h" |
| 19 | |
| 20 | /* On-board TCXO, TOFIX get from DT */ |
| 21 | #define TCXO_RATE 38400000 |
| 22 | |
| 23 | /* bi_tcxo_div2 divided after RPMh output */ |
| 24 | #define TCXO_DIV2_RATE (TCXO_RATE / 2) |
| 25 | |
| 26 | static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s4_clk_src[] = { |
| 27 | F(7372800, CFG_CLK_SRC_GPLL0_EVEN, 1, 384, 15625), |
| 28 | F(14745600, CFG_CLK_SRC_GPLL0_EVEN, 1, 768, 15625), |
| 29 | F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), |
| 30 | F(29491200, CFG_CLK_SRC_GPLL0_EVEN, 1, 1536, 15625), |
| 31 | F(32000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 75), |
| 32 | F(48000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 25), |
| 33 | F(64000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 16, 75), |
| 34 | F(75000000, CFG_CLK_SRC_GPLL0_EVEN, 4, 0, 0), |
| 35 | F(80000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 15), |
| 36 | F(96000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 25), |
| 37 | F(100000000, CFG_CLK_SRC_GPLL0, 6, 0, 0), |
| 38 | { } |
| 39 | }; |
| 40 | |
| 41 | static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = { |
| 42 | F(400000, CFG_CLK_SRC_CXO, 12, 1, 4), |
| 43 | F(25000000, CFG_CLK_SRC_GPLL0_EVEN, 12, 0, 0), |
| 44 | F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0), |
| 45 | /* TOFIX F(202000000, CFG_CLK_SRC_GPLL9, 4, 0, 0), */ |
| 46 | { } |
| 47 | }; |
| 48 | |
| 49 | static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = { |
| 50 | F(66666667, CFG_CLK_SRC_GPLL0_EVEN, 4.5, 0, 0), |
| 51 | F(133333333, CFG_CLK_SRC_GPLL0, 4.5, 0, 0), |
| 52 | F(200000000, CFG_CLK_SRC_GPLL0, 3, 0, 0), |
| 53 | F(240000000, CFG_CLK_SRC_GPLL0, 2.5, 0, 0), |
| 54 | { } |
| 55 | }; |
| 56 | |
Neil Armstrong | 61b9c24 | 2024-11-25 09:34:29 +0100 | [diff] [blame] | 57 | static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = { |
| 58 | F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0), |
| 59 | { } |
| 60 | }; |
| 61 | |
| 62 | static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = { |
| 63 | F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0), |
| 64 | { } |
| 65 | }; |
| 66 | |
Neil Armstrong | 3af0879 | 2024-11-18 15:42:00 +0100 | [diff] [blame] | 67 | static ulong x1e80100_set_rate(struct clk *clk, ulong rate) |
| 68 | { |
| 69 | struct msm_clk_priv *priv = dev_get_priv(clk->dev); |
| 70 | const struct freq_tbl *freq; |
| 71 | |
| 72 | switch (clk->id) { |
| 73 | case GCC_QUPV3_WRAP2_S5_CLK: /* UART21 */ |
| 74 | freq = qcom_find_freq(ftbl_gcc_qupv3_wrap0_s4_clk_src, rate); |
| 75 | clk_rcg_set_rate_mnd(priv->base, 0x1e500, |
| 76 | freq->pre_div, freq->m, freq->n, freq->src, 16); |
| 77 | return freq->freq; |
| 78 | case GCC_SDCC2_APPS_CLK: |
| 79 | freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate); |
| 80 | clk_rcg_set_rate_mnd(priv->base, 0x14018, |
| 81 | freq->pre_div, freq->m, freq->n, freq->src, 8); |
| 82 | return freq->freq; |
| 83 | case GCC_USB30_PRIM_MASTER_CLK: |
| 84 | freq = qcom_find_freq(ftbl_gcc_usb30_prim_master_clk_src, rate); |
| 85 | clk_rcg_set_rate_mnd(priv->base, 0x3902c, |
| 86 | freq->pre_div, freq->m, freq->n, freq->src, 8); |
| 87 | return freq->freq; |
| 88 | case GCC_USB30_PRIM_MOCK_UTMI_CLK: |
| 89 | clk_rcg_set_rate(priv->base, 0x39044, 0, 0); |
| 90 | return TCXO_DIV2_RATE; |
Neil Armstrong | 61b9c24 | 2024-11-25 09:34:29 +0100 | [diff] [blame] | 91 | case GCC_PCIE_4_AUX_CLK: |
| 92 | freq = qcom_find_freq(ftbl_gcc_pcie_0_aux_clk_src, rate); |
| 93 | clk_rcg_set_rate_mnd(priv->base, 0x6b080, |
| 94 | freq->pre_div, freq->m, freq->n, freq->src, 16); |
| 95 | return freq->freq; |
| 96 | case GCC_PCIE_4_PHY_RCHNG_CLK: |
| 97 | freq = qcom_find_freq(ftbl_gcc_pcie_0_phy_rchng_clk_src, rate); |
| 98 | clk_rcg_set_rate(priv->base, 0x6b064, freq->pre_div, freq->src); |
| 99 | return freq->freq; |
| 100 | case GCC_PCIE_6A_AUX_CLK: |
| 101 | freq = qcom_find_freq(ftbl_gcc_pcie_0_aux_clk_src, rate); |
| 102 | clk_rcg_set_rate_mnd(priv->base, 0x3108c, |
| 103 | freq->pre_div, freq->m, freq->n, freq->src, 16); |
| 104 | return freq->freq; |
| 105 | case GCC_PCIE_6A_PHY_RCHNG_CLK: |
| 106 | freq = qcom_find_freq(ftbl_gcc_pcie_0_phy_rchng_clk_src, rate); |
| 107 | clk_rcg_set_rate(priv->base, 0x31070, freq->pre_div, freq->src); |
| 108 | return freq->freq; |
Neil Armstrong | 3af0879 | 2024-11-18 15:42:00 +0100 | [diff] [blame] | 109 | default: |
| 110 | return 0; |
| 111 | } |
| 112 | } |
| 113 | |
| 114 | static const struct gate_clk x1e80100_clks[] = { |
| 115 | GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_CLK, 0x770e4, BIT(0)), |
| 116 | GATE_CLK(GCC_CFG_NOC_USB3_PRIM_AXI_CLK, 0x3908c, BIT(0)), |
Neil Armstrong | 61b9c24 | 2024-11-25 09:34:29 +0100 | [diff] [blame] | 117 | GATE_CLK(GCC_CFG_NOC_PCIE_ANOC_SOUTH_AHB_CLK, 0x52000, BIT(20)), |
| 118 | GATE_CLK(GCC_CFG_NOC_PCIE_ANOC_NORTH_AHB_CLK, 0x52028, BIT(22)), |
| 119 | GATE_CLK(GCC_CNOC_PCIE_SOUTH_SF_AXI_CLK, 0x52028, BIT(12)), |
| 120 | GATE_CLK(GCC_CNOC_PCIE_NORTH_SF_AXI_CLK, 0x52008, BIT(6)), |
| 121 | GATE_CLK(GCC_PCIE_4_AUX_CLK, 0x52008, BIT(3)), |
| 122 | GATE_CLK(GCC_PCIE_4_CFG_AHB_CLK, 0x52008, BIT(2)), |
| 123 | GATE_CLK(GCC_PCIE_4_MSTR_AXI_CLK, 0x52008, BIT(1)), |
| 124 | GATE_CLK(GCC_PCIE_4_PHY_RCHNG_CLK, 0x52000, BIT(22)), |
| 125 | GATE_CLK(GCC_PCIE_4_PIPE_CLK, 0x52008, BIT(4)), |
| 126 | GATE_CLK(GCC_PCIE_4_SLV_AXI_CLK, 0x52008, BIT(0)), |
| 127 | GATE_CLK(GCC_PCIE_4_SLV_Q2A_AXI_CLK, 0x52008, BIT(5)), |
| 128 | GATE_CLK(GCC_PCIE_6A_AUX_CLK, 0x52018, BIT(24)), |
| 129 | GATE_CLK(GCC_PCIE_6A_CFG_AHB_CLK, 0x52018, BIT(23)), |
| 130 | GATE_CLK(GCC_PCIE_6A_MSTR_AXI_CLK, 0x52018, BIT(22)), |
| 131 | GATE_CLK(GCC_PCIE_6A_PHY_RCHNG_CLK, 0x52018, BIT(27)), |
| 132 | GATE_CLK(GCC_PCIE_6A_PIPE_CLK, 0x52018, BIT(26)), |
| 133 | GATE_CLK(GCC_PCIE_6A_SLV_AXI_CLK, 0x52018, BIT(21)), |
| 134 | GATE_CLK(GCC_PCIE_6A_SLV_Q2A_AXI_CLK, 0x52018, BIT(20)), |
Neil Armstrong | 3af0879 | 2024-11-18 15:42:00 +0100 | [diff] [blame] | 135 | GATE_CLK(GCC_QUPV3_WRAP2_CORE_2X_CLK, 0x52010, BIT(3)), |
| 136 | GATE_CLK(GCC_QUPV3_WRAP2_CORE_CLK, 0x52010, BIT(0)), |
| 137 | GATE_CLK(GCC_QUPV3_WRAP2_S0_CLK, 0x52010, BIT(4)), |
| 138 | GATE_CLK(GCC_QUPV3_WRAP2_S1_CLK, 0x52010, BIT(5)), |
| 139 | GATE_CLK(GCC_QUPV3_WRAP2_S2_CLK, 0x52010, BIT(6)), |
| 140 | GATE_CLK(GCC_QUPV3_WRAP2_S3_CLK, 0x52010, BIT(7)), |
| 141 | GATE_CLK(GCC_QUPV3_WRAP2_S4_CLK, 0x52010, BIT(8)), |
| 142 | GATE_CLK(GCC_QUPV3_WRAP2_S5_CLK, 0x52010, BIT(9)), |
| 143 | GATE_CLK(GCC_QUPV3_WRAP2_S6_CLK, 0x52010, BIT(10)), |
| 144 | GATE_CLK(GCC_QUPV3_WRAP2_S7_CLK, 0x52010, BIT(17)), |
| 145 | GATE_CLK(GCC_QUPV3_WRAP_2_M_AHB_CLK, 0x52010, BIT(2)), |
| 146 | GATE_CLK(GCC_QUPV3_WRAP_2_S_AHB_CLK, 0x52010, BIT(1)), |
| 147 | GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x39018, BIT(0)), |
| 148 | GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x39028, BIT(0)), |
| 149 | GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x39024, BIT(0)), |
| 150 | GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0x39060, BIT(0)), |
| 151 | GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x39064, BIT(0)), |
| 152 | GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x39068, BIT(0)), |
| 153 | }; |
| 154 | |
| 155 | static int x1e80100_enable(struct clk *clk) |
| 156 | { |
| 157 | struct msm_clk_priv *priv = dev_get_priv(clk->dev); |
| 158 | |
| 159 | switch (clk->id) { |
| 160 | case GCC_AGGRE_USB3_PRIM_AXI_CLK: |
| 161 | qcom_gate_clk_en(priv, GCC_USB30_PRIM_MASTER_CLK); |
| 162 | fallthrough; |
| 163 | case GCC_USB30_PRIM_MASTER_CLK: |
| 164 | qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_AUX_CLK); |
| 165 | qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK); |
| 166 | break; |
Neil Armstrong | 61b9c24 | 2024-11-25 09:34:29 +0100 | [diff] [blame] | 167 | case GCC_PCIE_4_PIPE_CLK: |
| 168 | // GCC_PCIE_4_PIPE_CLK_SRC |
| 169 | clk_phy_mux_enable(priv->base, 0x6b07c, true); |
| 170 | break; |
| 171 | case GCC_PCIE_6A_PIPE_CLK: |
| 172 | // GCC_PCIE_6A_PIPE_CLK_SRC |
| 173 | clk_phy_mux_enable(priv->base, 0x31088, true); |
| 174 | break; |
Neil Armstrong | 3af0879 | 2024-11-18 15:42:00 +0100 | [diff] [blame] | 175 | } |
| 176 | |
Caleb Connolly | cb1b297 | 2025-03-14 15:31:19 +0000 | [diff] [blame] | 177 | return qcom_gate_clk_en(priv, clk->id); |
Neil Armstrong | 3af0879 | 2024-11-18 15:42:00 +0100 | [diff] [blame] | 178 | } |
| 179 | |
| 180 | static const struct qcom_reset_map x1e80100_gcc_resets[] = { |
| 181 | [GCC_AV1E_BCR] = { 0x4a000 }, |
| 182 | [GCC_CAMERA_BCR] = { 0x26000 }, |
| 183 | [GCC_DISPLAY_BCR] = { 0x27000 }, |
| 184 | [GCC_GPU_BCR] = { 0x71000 }, |
| 185 | [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 }, |
| 186 | [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 }, |
| 187 | [GCC_PCIE_0_PHY_BCR] = { 0x6c01c }, |
| 188 | [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 }, |
| 189 | [GCC_PCIE_0_TUNNEL_BCR] = { 0xa0000 }, |
| 190 | [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 }, |
| 191 | [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 }, |
| 192 | [GCC_PCIE_1_PHY_BCR] = { 0x8e01c }, |
| 193 | [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 }, |
| 194 | [GCC_PCIE_1_TUNNEL_BCR] = { 0x2c000 }, |
| 195 | [GCC_PCIE_2_LINK_DOWN_BCR] = { 0xa5014 }, |
| 196 | [GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0xa5020 }, |
| 197 | [GCC_PCIE_2_PHY_BCR] = { 0xa501c }, |
| 198 | [GCC_PCIE_2_PHY_NOCSR_COM_PHY_BCR] = { 0xa5028 }, |
| 199 | [GCC_PCIE_2_TUNNEL_BCR] = { 0x13000 }, |
| 200 | [GCC_PCIE_3_BCR] = { 0x58000 }, |
| 201 | [GCC_PCIE_3_LINK_DOWN_BCR] = { 0xab014 }, |
| 202 | [GCC_PCIE_3_NOCSR_COM_PHY_BCR] = { 0xab020 }, |
| 203 | [GCC_PCIE_3_PHY_BCR] = { 0xab01c }, |
| 204 | [GCC_PCIE_3_PHY_NOCSR_COM_PHY_BCR] = { 0xab024 }, |
| 205 | [GCC_PCIE_4_BCR] = { 0x6b000 }, |
| 206 | [GCC_PCIE_4_LINK_DOWN_BCR] = { 0xb3014 }, |
| 207 | [GCC_PCIE_4_NOCSR_COM_PHY_BCR] = { 0xb3020 }, |
| 208 | [GCC_PCIE_4_PHY_BCR] = { 0xb301c }, |
| 209 | [GCC_PCIE_4_PHY_NOCSR_COM_PHY_BCR] = { 0xb3028 }, |
| 210 | [GCC_PCIE_5_BCR] = { 0x2f000 }, |
| 211 | [GCC_PCIE_5_LINK_DOWN_BCR] = { 0xaa014 }, |
| 212 | [GCC_PCIE_5_NOCSR_COM_PHY_BCR] = { 0xaa020 }, |
| 213 | [GCC_PCIE_5_PHY_BCR] = { 0xaa01c }, |
| 214 | [GCC_PCIE_5_PHY_NOCSR_COM_PHY_BCR] = { 0xaa028 }, |
| 215 | [GCC_PCIE_6A_BCR] = { 0x31000 }, |
| 216 | [GCC_PCIE_6A_LINK_DOWN_BCR] = { 0xac014 }, |
| 217 | [GCC_PCIE_6A_NOCSR_COM_PHY_BCR] = { 0xac020 }, |
| 218 | [GCC_PCIE_6A_PHY_BCR] = { 0xac01c }, |
| 219 | [GCC_PCIE_6A_PHY_NOCSR_COM_PHY_BCR] = { 0xac024 }, |
| 220 | [GCC_PCIE_6B_BCR] = { 0x8d000 }, |
| 221 | [GCC_PCIE_6B_LINK_DOWN_BCR] = { 0xb5014 }, |
| 222 | [GCC_PCIE_6B_NOCSR_COM_PHY_BCR] = { 0xb5020 }, |
| 223 | [GCC_PCIE_6B_PHY_BCR] = { 0xb501c }, |
| 224 | [GCC_PCIE_6B_PHY_NOCSR_COM_PHY_BCR] = { 0xb5024 }, |
| 225 | [GCC_PCIE_PHY_BCR] = { 0x6f000 }, |
| 226 | [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c }, |
| 227 | [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 }, |
| 228 | [GCC_PCIE_RSCC_BCR] = { 0xa4000 }, |
| 229 | [GCC_PDM_BCR] = { 0x33000 }, |
| 230 | [GCC_QUPV3_WRAPPER_0_BCR] = { 0x42000 }, |
| 231 | [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 }, |
| 232 | [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 }, |
| 233 | [GCC_QUSB2PHY_HS0_MP_BCR] = { 0x1200c }, |
| 234 | [GCC_QUSB2PHY_HS1_MP_BCR] = { 0x12010 }, |
| 235 | [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 }, |
| 236 | [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 }, |
| 237 | [GCC_QUSB2PHY_TERT_BCR] = { 0x12008 }, |
| 238 | [GCC_QUSB2PHY_USB20_HS_BCR] = { 0x12014 }, |
| 239 | [GCC_SDCC2_BCR] = { 0x14000 }, |
| 240 | [GCC_SDCC4_BCR] = { 0x16000 }, |
| 241 | [GCC_UFS_PHY_BCR] = { 0x77000 }, |
| 242 | [GCC_USB20_PRIM_BCR] = { 0x29000 }, |
| 243 | [GCC_USB30_MP_BCR] = { 0x17000 }, |
| 244 | [GCC_USB30_PRIM_BCR] = { 0x39000 }, |
| 245 | [GCC_USB30_SEC_BCR] = { 0xa1000 }, |
| 246 | [GCC_USB30_TERT_BCR] = { 0xa2000 }, |
| 247 | [GCC_USB3_MP_SS0_PHY_BCR] = { 0x19008 }, |
| 248 | [GCC_USB3_MP_SS1_PHY_BCR] = { 0x54008 }, |
| 249 | [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 }, |
| 250 | [GCC_USB3_PHY_SEC_BCR] = { 0x2a000 }, |
| 251 | [GCC_USB3_PHY_TERT_BCR] = { 0xa3000 }, |
| 252 | [GCC_USB3_UNIPHY_MP0_BCR] = { 0x19000 }, |
| 253 | [GCC_USB3_UNIPHY_MP1_BCR] = { 0x54000 }, |
| 254 | [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 }, |
| 255 | [GCC_USB3PHY_PHY_SEC_BCR] = { 0x2a004 }, |
| 256 | [GCC_USB3PHY_PHY_TERT_BCR] = { 0xa3004 }, |
| 257 | [GCC_USB3UNIPHY_PHY_MP0_BCR] = { 0x19004 }, |
| 258 | [GCC_USB3UNIPHY_PHY_MP1_BCR] = { 0x54004 }, |
| 259 | [GCC_USB4_0_BCR] = { 0x9f000 }, |
| 260 | [GCC_USB4_0_DP0_PHY_PRIM_BCR] = { 0x50010 }, |
| 261 | [GCC_USB4_1_DP0_PHY_SEC_BCR] = { 0x2a010 }, |
| 262 | [GCC_USB4_2_DP0_PHY_TERT_BCR] = { 0xa3010 }, |
| 263 | [GCC_USB4_1_BCR] = { 0x2b000 }, |
| 264 | [GCC_USB4_2_BCR] = { 0x11000 }, |
| 265 | [GCC_USB_0_PHY_BCR] = { 0x50020 }, |
| 266 | [GCC_USB_1_PHY_BCR] = { 0x2a020 }, |
| 267 | [GCC_USB_2_PHY_BCR] = { 0xa3020 }, |
| 268 | [GCC_VIDEO_BCR] = { 0x32000 }, |
| 269 | }; |
| 270 | |
| 271 | static const struct qcom_power_map x1e80100_gdscs[] = { |
| 272 | [GCC_PCIE_0_TUNNEL_GDSC] = { 0xa0004 }, |
| 273 | [GCC_PCIE_1_TUNNEL_GDSC] = { 0x2c004 }, |
| 274 | [GCC_PCIE_2_TUNNEL_GDSC] = { 0x13004 }, |
| 275 | [GCC_PCIE_3_GDSC] = { 0x58004 }, |
| 276 | [GCC_PCIE_3_PHY_GDSC] = { 0x3e000 }, |
| 277 | [GCC_PCIE_4_GDSC] = { 0x6b004 }, |
| 278 | [GCC_PCIE_4_PHY_GDSC] = { 0x6c000 }, |
| 279 | [GCC_PCIE_5_GDSC] = { 0x2f004 }, |
| 280 | [GCC_PCIE_5_PHY_GDSC] = { 0x30000 }, |
| 281 | [GCC_PCIE_6_PHY_GDSC] = { 0x8e000 }, |
| 282 | [GCC_PCIE_6A_GDSC] = { 0x31004 }, |
| 283 | [GCC_PCIE_6B_GDSC] = { 0x8d004 }, |
| 284 | [GCC_UFS_MEM_PHY_GDSC] = { 0x9e000 }, |
| 285 | [GCC_UFS_PHY_GDSC] = { 0x77004 }, |
| 286 | [GCC_USB20_PRIM_GDSC] = { 0x29004 }, |
| 287 | [GCC_USB30_MP_GDSC] = { 0x17004 }, |
| 288 | [GCC_USB30_PRIM_GDSC] = { 0x39004 }, |
| 289 | [GCC_USB30_SEC_GDSC] = { 0xa1004 }, |
| 290 | [GCC_USB30_TERT_GDSC] = { 0xa2004 }, |
| 291 | [GCC_USB3_MP_SS0_PHY_GDSC] = { 0x1900c }, |
| 292 | [GCC_USB3_MP_SS1_PHY_GDSC] = { 0x5400c }, |
| 293 | [GCC_USB4_0_GDSC] = { 0x9f004 }, |
| 294 | [GCC_USB4_1_GDSC] = { 0x2b004 }, |
| 295 | [GCC_USB4_2_GDSC] = { 0x11004 }, |
| 296 | [GCC_USB_0_PHY_GDSC] = { 0x50024 }, |
| 297 | [GCC_USB_1_PHY_GDSC] = { 0x2a024 }, |
| 298 | [GCC_USB_2_PHY_GDSC] = { 0xa3024 }, |
| 299 | }; |
| 300 | |
| 301 | static struct msm_clk_data x1e80100_gcc_data = { |
| 302 | .resets = x1e80100_gcc_resets, |
| 303 | .num_resets = ARRAY_SIZE(x1e80100_gcc_resets), |
| 304 | .clks = x1e80100_clks, |
| 305 | .num_clks = ARRAY_SIZE(x1e80100_clks), |
| 306 | .power_domains = x1e80100_gdscs, |
| 307 | .num_power_domains = ARRAY_SIZE(x1e80100_gdscs), |
| 308 | |
| 309 | .enable = x1e80100_enable, |
| 310 | .set_rate = x1e80100_set_rate, |
| 311 | }; |
| 312 | |
| 313 | static const struct udevice_id gcc_x1e80100_of_match[] = { |
| 314 | { |
| 315 | .compatible = "qcom,x1e80100-gcc", |
| 316 | .data = (ulong)&x1e80100_gcc_data, |
| 317 | }, |
| 318 | { } |
| 319 | }; |
| 320 | |
| 321 | U_BOOT_DRIVER(gcc_x1e80100) = { |
| 322 | .name = "gcc_x1e80100", |
| 323 | .id = UCLASS_NOP, |
| 324 | .of_match = gcc_x1e80100_of_match, |
| 325 | .bind = qcom_cc_bind, |
| 326 | .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF, |
| 327 | }; |
| 328 | |
| 329 | /* TCSRCC */ |
| 330 | |
| 331 | static const struct gate_clk x1e80100_tcsr_clks[] = { |
| 332 | GATE_CLK(TCSR_PCIE_2L_4_CLKREF_EN, 0x15100, BIT(0)), |
| 333 | GATE_CLK(TCSR_PCIE_2L_5_CLKREF_EN, 0x15104, BIT(0)), |
| 334 | GATE_CLK(TCSR_PCIE_8L_CLKREF_EN, 0x15108, BIT(0)), |
| 335 | GATE_CLK(TCSR_USB3_MP0_CLKREF_EN, 0x1510c, BIT(0)), |
| 336 | GATE_CLK(TCSR_USB3_MP1_CLKREF_EN, 0x15110, BIT(0)), |
| 337 | GATE_CLK(TCSR_USB2_1_CLKREF_EN, 0x15114, BIT(0)), |
| 338 | GATE_CLK(TCSR_UFS_PHY_CLKREF_EN, 0x15118, BIT(0)), |
| 339 | GATE_CLK(TCSR_USB4_1_CLKREF_EN, 0x15120, BIT(0)), |
| 340 | GATE_CLK(TCSR_USB4_2_CLKREF_EN, 0x15124, BIT(0)), |
| 341 | GATE_CLK(TCSR_USB2_2_CLKREF_EN, 0x15128, BIT(0)), |
| 342 | GATE_CLK(TCSR_PCIE_4L_CLKREF_EN, 0x1512c, BIT(0)), |
| 343 | GATE_CLK(TCSR_EDP_CLKREF_EN, 0x15130, BIT(0)), |
| 344 | }; |
| 345 | |
| 346 | static struct msm_clk_data x1e80100_tcsrcc_data = { |
| 347 | .clks = x1e80100_tcsr_clks, |
| 348 | .num_clks = ARRAY_SIZE(x1e80100_tcsr_clks), |
| 349 | }; |
| 350 | |
| 351 | static int tcsrcc_x1e80100_clk_enable(struct clk *clk) |
| 352 | { |
| 353 | struct msm_clk_priv *priv = dev_get_priv(clk->dev); |
| 354 | |
| 355 | qcom_gate_clk_en(priv, clk->id); |
| 356 | |
| 357 | return 0; |
| 358 | } |
| 359 | |
| 360 | static ulong tcsrcc_x1e80100_clk_get_rate(struct clk *clk) |
| 361 | { |
| 362 | return TCXO_RATE; |
| 363 | } |
| 364 | |
| 365 | static int tcsrcc_x1e80100_clk_probe(struct udevice *dev) |
| 366 | { |
| 367 | struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev); |
| 368 | struct msm_clk_priv *priv = dev_get_priv(dev); |
| 369 | |
| 370 | priv->base = dev_read_addr(dev); |
| 371 | if (priv->base == FDT_ADDR_T_NONE) |
| 372 | return -EINVAL; |
| 373 | |
| 374 | priv->data = data; |
| 375 | |
| 376 | return 0; |
| 377 | } |
| 378 | |
| 379 | static struct clk_ops tcsrcc_x1e80100_clk_ops = { |
| 380 | .enable = tcsrcc_x1e80100_clk_enable, |
| 381 | .get_rate = tcsrcc_x1e80100_clk_get_rate, |
| 382 | }; |
| 383 | |
| 384 | static const struct udevice_id tcsrcc_x1e80100_of_match[] = { |
| 385 | { |
| 386 | .compatible = "qcom,x1e80100-tcsr", |
| 387 | .data = (ulong)&x1e80100_tcsrcc_data, |
| 388 | }, |
| 389 | { } |
| 390 | }; |
| 391 | |
| 392 | U_BOOT_DRIVER(tcsrcc_x1e80100) = { |
| 393 | .name = "tcsrcc_x1e80100", |
| 394 | .id = UCLASS_CLK, |
| 395 | .of_match = tcsrcc_x1e80100_of_match, |
| 396 | .ops = &tcsrcc_x1e80100_clk_ops, |
| 397 | .priv_auto = sizeof(struct msm_clk_priv), |
| 398 | .probe = tcsrcc_x1e80100_clk_probe, |
| 399 | .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF, |
| 400 | }; |