blob: 364454644a699c495479b3099f590562c415ce82 [file] [log] [blame]
Neil Armstrong07d2f752024-04-04 18:46:39 +02001// SPDX-License-Identifier: BSD-3-Clause
2/*
3 * Clock drivers for Qualcomm sm8650
4 *
5 * (C) Copyright 2024 Linaro Ltd.
6 */
7
8#include <clk-uclass.h>
9#include <dm.h>
10#include <linux/delay.h>
11#include <errno.h>
12#include <asm/io.h>
13#include <linux/bug.h>
14#include <linux/bitops.h>
15#include <dt-bindings/clock/qcom,sm8650-gcc.h>
16#include <dt-bindings/clock/qcom,sm8650-tcsr.h>
17
18#include "clock-qcom.h"
19
20/* On-board TCXO, TOFIX get from DT */
21#define TCXO_RATE 38400000
22
23/* bi_tcxo_div2 divided after RPMh output */
24#define TCXO_DIV2_RATE (TCXO_RATE / 2)
25
26static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s3_clk_src[] = {
27 F(7372800, CFG_CLK_SRC_GPLL0_EVEN, 1, 384, 15625),
28 F(14745600, CFG_CLK_SRC_GPLL0_EVEN, 1, 768, 15625),
29 F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0),
30 F(29491200, CFG_CLK_SRC_GPLL0_EVEN, 1, 1536, 15625),
31 F(32000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 75),
32 F(48000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 25),
33 F(64000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 16, 75),
34 F(75000000, CFG_CLK_SRC_GPLL0_EVEN, 4, 0, 0),
35 F(80000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 15),
36 F(96000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 25),
37 F(100000000, CFG_CLK_SRC_GPLL0, 6, 0, 0),
38 { }
39};
40
41static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
42 F(400000, CFG_CLK_SRC_CXO, 12, 1, 4),
43 F(25000000, CFG_CLK_SRC_GPLL0_EVEN, 12, 0, 0),
44 F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0),
45 /* TOFIX F(202000000, CFG_CLK_SRC_GPLL9, 4, 0, 0), */
46 { }
47};
48
49static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
50 F(66666667, CFG_CLK_SRC_GPLL0_EVEN, 4.5, 0, 0),
51 F(133333333, CFG_CLK_SRC_GPLL0, 4.5, 0, 0),
52 F(200000000, CFG_CLK_SRC_GPLL0, 3, 0, 0),
53 F(240000000, CFG_CLK_SRC_GPLL0, 2.5, 0, 0),
54 { }
55};
56
Neil Armstrongfa010af2024-11-25 09:34:28 +010057static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
58 F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0),
59 { }
60};
61
62static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
63 F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0),
64 { }
65};
66
Neil Armstrong07d2f752024-04-04 18:46:39 +020067static ulong sm8650_set_rate(struct clk *clk, ulong rate)
68{
69 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
70 const struct freq_tbl *freq;
71
72 switch (clk->id) {
73 case GCC_QUPV3_WRAP2_S7_CLK: /* UART15 */
74 freq = qcom_find_freq(ftbl_gcc_qupv3_wrap1_s3_clk_src, rate);
75 clk_rcg_set_rate_mnd(priv->base, 0x1e898,
76 freq->pre_div, freq->m, freq->n, freq->src, 16);
77 return freq->freq;
78 case GCC_SDCC2_APPS_CLK:
79 freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate);
80 clk_rcg_set_rate_mnd(priv->base, 0x14018,
81 freq->pre_div, freq->m, freq->n, freq->src, 8);
82 return freq->freq;
83 case GCC_USB30_PRIM_MASTER_CLK:
84 freq = qcom_find_freq(ftbl_gcc_usb30_prim_master_clk_src, rate);
85 clk_rcg_set_rate_mnd(priv->base, 0x3902c,
86 freq->pre_div, freq->m, freq->n, freq->src, 8);
87 return freq->freq;
88 case GCC_USB30_PRIM_MOCK_UTMI_CLK:
89 clk_rcg_set_rate(priv->base, 0x39044, 0, 0);
90 return TCXO_DIV2_RATE;
91 case GCC_USB3_PRIM_PHY_AUX_CLK_SRC:
92 clk_rcg_set_rate(priv->base, 0x39070, 0, 0);
93 return TCXO_DIV2_RATE;
Neil Armstrongfa010af2024-11-25 09:34:28 +010094 case GCC_PCIE_0_AUX_CLK:
95 freq = qcom_find_freq(ftbl_gcc_pcie_0_aux_clk_src, rate);
96 clk_rcg_set_rate_mnd(priv->base, 0x6b074,
97 freq->pre_div, freq->m, freq->n, freq->src, 16);
98 return freq->freq;
99 case GCC_PCIE_1_AUX_CLK:
100 freq = qcom_find_freq(ftbl_gcc_pcie_0_aux_clk_src, rate);
101 clk_rcg_set_rate_mnd(priv->base, 0x8d07c,
102 freq->pre_div, freq->m, freq->n, freq->src, 16);
103 return freq->freq;
104 case GCC_PCIE_0_PHY_RCHNG_CLK:
105 freq = qcom_find_freq(ftbl_gcc_pcie_0_phy_rchng_clk_src, rate);
106 clk_rcg_set_rate(priv->base, 0x6b058, freq->pre_div, freq->src);
107 return freq->freq;
108 case GCC_PCIE_1_PHY_RCHNG_CLK:
109 freq = qcom_find_freq(ftbl_gcc_pcie_0_phy_rchng_clk_src, rate);
110 clk_rcg_set_rate(priv->base, 0x8d060, freq->pre_div, freq->src);
111 return freq->freq;
Neil Armstrong07d2f752024-04-04 18:46:39 +0200112 default:
113 return 0;
114 }
115}
116
117static const struct gate_clk sm8650_clks[] = {
118 GATE_CLK(GCC_AGGRE_NOC_PCIE_AXI_CLK, 0x52000, BIT(12)),
119 GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_CLK, 0x770e4, BIT(0)),
120 GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK, 0x770e4, BIT(1)),
121 GATE_CLK(GCC_AGGRE_USB3_PRIM_AXI_CLK, 0x3908c, BIT(0)),
122 GATE_CLK(GCC_CNOC_PCIE_SF_AXI_CLK, 0x52008, BIT(6)),
123 GATE_CLK(GCC_DDRSS_GPU_AXI_CLK, 0x71154, BIT(0)),
124 GATE_CLK(GCC_DDRSS_PCIE_SF_QTB_CLK, 0x52000, BIT(19)),
125 GATE_CLK(GCC_PCIE_0_AUX_CLK, 0x52008, BIT(3)),
126 GATE_CLK(GCC_PCIE_0_CFG_AHB_CLK, 0x52008, BIT(2)),
127 GATE_CLK(GCC_PCIE_0_MSTR_AXI_CLK, 0x52008, BIT(1)),
128 GATE_CLK(GCC_PCIE_0_PHY_RCHNG_CLK, 0x52000, BIT(22)),
129 GATE_CLK(GCC_PCIE_0_PIPE_CLK, 0x52008, BIT(4)),
130 GATE_CLK(GCC_PCIE_0_SLV_AXI_CLK, 0x52008, BIT(0)),
131 GATE_CLK(GCC_PCIE_0_SLV_Q2A_AXI_CLK, 0x52008, BIT(5)),
132 GATE_CLK(GCC_PCIE_1_AUX_CLK, 0x52000, BIT(29)),
133 GATE_CLK(GCC_PCIE_1_CFG_AHB_CLK, 0x52000, BIT(28)),
134 GATE_CLK(GCC_PCIE_1_MSTR_AXI_CLK, 0x52000, BIT(27)),
135 GATE_CLK(GCC_PCIE_1_PHY_AUX_CLK, 0x52000, BIT(24)),
136 GATE_CLK(GCC_PCIE_1_PHY_RCHNG_CLK, 0x52000, BIT(23)),
137 GATE_CLK(GCC_PCIE_1_PIPE_CLK, 0x52000, BIT(30)),
138 GATE_CLK(GCC_PCIE_1_SLV_AXI_CLK, 0x52000, BIT(26)),
139 GATE_CLK(GCC_PCIE_1_SLV_Q2A_AXI_CLK, 0x52000, BIT(25)),
140 GATE_CLK(GCC_QUPV3_I2C_CORE_CLK, 0x52008, BIT(8)),
141 GATE_CLK(GCC_QUPV3_I2C_S0_CLK, 0x52008, BIT(10)),
142 GATE_CLK(GCC_QUPV3_I2C_S1_CLK, 0x52008, BIT(11)),
143 GATE_CLK(GCC_QUPV3_I2C_S2_CLK, 0x52008, BIT(12)),
144 GATE_CLK(GCC_QUPV3_I2C_S3_CLK, 0x52008, BIT(13)),
145 GATE_CLK(GCC_QUPV3_I2C_S4_CLK, 0x52008, BIT(14)),
146 GATE_CLK(GCC_QUPV3_I2C_S5_CLK, 0x52008, BIT(15)),
147 GATE_CLK(GCC_QUPV3_I2C_S6_CLK, 0x52008, BIT(16)),
148 GATE_CLK(GCC_QUPV3_I2C_S7_CLK, 0x52008, BIT(17)),
149 GATE_CLK(GCC_QUPV3_I2C_S8_CLK, 0x52010, BIT(14)),
150 GATE_CLK(GCC_QUPV3_I2C_S9_CLK, 0x52010, BIT(15)),
151 GATE_CLK(GCC_QUPV3_I2C_S_AHB_CLK, 0x52008, BIT(7)),
152 GATE_CLK(GCC_QUPV3_WRAP1_CORE_2X_CLK, 0x52008, BIT(18)),
153 GATE_CLK(GCC_QUPV3_WRAP1_CORE_CLK, 0x52008, BIT(19)),
154 GATE_CLK(GCC_QUPV3_WRAP1_S0_CLK, 0x52008, BIT(22)),
155 GATE_CLK(GCC_QUPV3_WRAP1_S1_CLK, 0x52008, BIT(23)),
156 GATE_CLK(GCC_QUPV3_WRAP1_S2_CLK, 0x52008, BIT(24)),
157 GATE_CLK(GCC_QUPV3_WRAP1_S3_CLK, 0x52008, BIT(25)),
158 GATE_CLK(GCC_QUPV3_WRAP1_S4_CLK, 0x52008, BIT(26)),
159 GATE_CLK(GCC_QUPV3_WRAP1_S5_CLK, 0x52008, BIT(27)),
160 GATE_CLK(GCC_QUPV3_WRAP1_S6_CLK, 0x52008, BIT(28)),
161 GATE_CLK(GCC_QUPV3_WRAP1_S7_CLK, 0x52010, BIT(16)),
162 GATE_CLK(GCC_QUPV3_WRAP2_CORE_2X_CLK, 0x52010, BIT(3)),
163 GATE_CLK(GCC_QUPV3_WRAP2_CORE_CLK, 0x52010, BIT(0)),
164 GATE_CLK(GCC_QUPV3_WRAP2_S0_CLK, 0x52010, BIT(4)),
165 GATE_CLK(GCC_QUPV3_WRAP2_S1_CLK, 0x52010, BIT(5)),
166 GATE_CLK(GCC_QUPV3_WRAP2_S2_CLK, 0x52010, BIT(6)),
167 GATE_CLK(GCC_QUPV3_WRAP2_S3_CLK, 0x52010, BIT(7)),
168 GATE_CLK(GCC_QUPV3_WRAP2_S4_CLK, 0x52010, BIT(8)),
169 GATE_CLK(GCC_QUPV3_WRAP2_S5_CLK, 0x52010, BIT(9)),
170 GATE_CLK(GCC_QUPV3_WRAP2_S6_CLK, 0x52010, BIT(10)),
171 GATE_CLK(GCC_QUPV3_WRAP2_S7_CLK, 0x52010, BIT(17)),
172 GATE_CLK(GCC_QUPV3_WRAP_1_M_AHB_CLK, 0x52008, BIT(20)),
173 GATE_CLK(GCC_QUPV3_WRAP_1_S_AHB_CLK, 0x52008, BIT(21)),
174 GATE_CLK(GCC_QUPV3_WRAP_2_M_AHB_CLK, 0x52010, BIT(2)),
175 GATE_CLK(GCC_QUPV3_WRAP_2_S_AHB_CLK, 0x52010, BIT(1)),
176 GATE_CLK(GCC_SDCC2_AHB_CLK, 0x14010, BIT(0)),
177 GATE_CLK(GCC_SDCC2_APPS_CLK, 0x14004, BIT(0)),
178 GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x77024, BIT(0)),
179 GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x77018, BIT(0)),
180 GATE_CLK(GCC_UFS_PHY_AXI_HW_CTL_CLK, 0x77018, BIT(1)),
181 GATE_CLK(GCC_UFS_PHY_ICE_CORE_CLK, 0x77074, BIT(0)),
182 GATE_CLK(GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK, 0x77074, BIT(1)),
183 GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x770b0, BIT(0)),
184 GATE_CLK(GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK, 0x770b0, BIT(1)),
185 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x7702c, BIT(0)),
186 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_1_CLK, 0x770cc, BIT(0)),
187 GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x77028, BIT(0)),
188 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x77068, BIT(0)),
189 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK, 0x77068, BIT(1)),
190 GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x39018, BIT(0)),
191 GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x39028, BIT(0)),
192 GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x39024, BIT(0)),
193 GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0x39060, BIT(0)),
194 GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x39064, BIT(0)),
195 GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x39068, BIT(0)),
196};
197
198static int sm8650_enable(struct clk *clk)
199{
200 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
201
202 switch (clk->id) {
203 case GCC_AGGRE_USB3_PRIM_AXI_CLK:
204 qcom_gate_clk_en(priv, GCC_USB30_PRIM_MASTER_CLK);
205 fallthrough;
206 case GCC_USB30_PRIM_MASTER_CLK:
207 qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_AUX_CLK);
208 qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK);
209 break;
Neil Armstrongfa010af2024-11-25 09:34:28 +0100210 case GCC_PCIE_0_PIPE_CLK:
211 // GCC_PCIE_0_PIPE_CLK_SRC
212 clk_phy_mux_enable(priv->base, 0x6b070, true);
213 break;
214 case GCC_PCIE_1_PIPE_CLK:
215 // GCC_PCIE_1_PIPE_CLK_SRC
216 clk_phy_mux_enable(priv->base, 0x8d078, true);
217 break;
Neil Armstrong07d2f752024-04-04 18:46:39 +0200218 }
219
Caleb Connollycb1b2972025-03-14 15:31:19 +0000220 return qcom_gate_clk_en(priv, clk->id);
Neil Armstrong07d2f752024-04-04 18:46:39 +0200221}
222
223static const struct qcom_reset_map sm8650_gcc_resets[] = {
224 [GCC_CAMERA_BCR] = { 0x26000 },
225 [GCC_DISPLAY_BCR] = { 0x27000 },
226 [GCC_GPU_BCR] = { 0x71000 },
227 [GCC_PCIE_0_BCR] = { 0x6b000 },
228 [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
229 [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
230 [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
231 [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
232 [GCC_PCIE_1_BCR] = { 0x8d000 },
233 [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
234 [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
235 [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
236 [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
237 [GCC_PCIE_PHY_BCR] = { 0x6f000 },
238 [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
239 [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
240 [GCC_PDM_BCR] = { 0x33000 },
241 [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
242 [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
243 [GCC_QUPV3_WRAPPER_3_BCR] = { 0x19000 },
244 [GCC_QUPV3_WRAPPER_I2C_BCR] = { 0x17000 },
245 [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
246 [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
247 [GCC_SDCC2_BCR] = { 0x14000 },
248 [GCC_SDCC4_BCR] = { 0x16000 },
249 [GCC_UFS_PHY_BCR] = { 0x77000 },
250 [GCC_USB30_PRIM_BCR] = { 0x39000 },
251 [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
252 [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
253 [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
254 [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
255 [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
256 [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
257 [GCC_VIDEO_AXI0_CLK_ARES] = { 0x32018, 2 },
258 [GCC_VIDEO_AXI1_CLK_ARES] = { 0x32024, 2 },
259 [GCC_VIDEO_BCR] = { 0x32000 },
260};
261
262static const struct qcom_power_map sm8650_gdscs[] = {
263 [PCIE_0_GDSC] = { 0x6b004 },
264 [PCIE_0_PHY_GDSC] = { 0x6c000 },
265 [PCIE_1_GDSC] = { 0x8d004 },
266 [PCIE_1_PHY_GDSC] = { 0x8e000 },
267 [UFS_PHY_GDSC] = { 0x77004 },
268 [UFS_MEM_PHY_GDSC] = { 0x9e000 },
269 [USB30_PRIM_GDSC] = { 0x39004 },
270 [USB3_PHY_GDSC] = { 0x50018 },
271};
272
273static struct msm_clk_data sm8650_gcc_data = {
274 .resets = sm8650_gcc_resets,
275 .num_resets = ARRAY_SIZE(sm8650_gcc_resets),
276 .clks = sm8650_clks,
277 .num_clks = ARRAY_SIZE(sm8650_clks),
278 .power_domains = sm8650_gdscs,
279 .num_power_domains = ARRAY_SIZE(sm8650_gdscs),
280
281 .enable = sm8650_enable,
282 .set_rate = sm8650_set_rate,
283};
284
285static const struct udevice_id gcc_sm8650_of_match[] = {
286 {
287 .compatible = "qcom,sm8650-gcc",
288 .data = (ulong)&sm8650_gcc_data,
289 },
290 { }
291};
292
293U_BOOT_DRIVER(gcc_sm8650) = {
294 .name = "gcc_sm8650",
295 .id = UCLASS_NOP,
296 .of_match = gcc_sm8650_of_match,
297 .bind = qcom_cc_bind,
298 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
299};
300
301/* TCSRCC */
302
303static const struct gate_clk sm8650_tcsr_clks[] = {
304 GATE_CLK(TCSR_PCIE_0_CLKREF_EN, 0x31100, BIT(0)),
305 GATE_CLK(TCSR_PCIE_1_CLKREF_EN, 0x31114, BIT(0)),
306 GATE_CLK(TCSR_UFS_CLKREF_EN, 0x31110, BIT(0)),
307 GATE_CLK(TCSR_UFS_PAD_CLKREF_EN, 0x31104, BIT(0)),
308 GATE_CLK(TCSR_USB2_CLKREF_EN, 0x31118, BIT(0)),
309 GATE_CLK(TCSR_USB3_CLKREF_EN, 0x31108, BIT(0)),
310};
311
312static struct msm_clk_data sm8650_tcsrcc_data = {
313 .clks = sm8650_tcsr_clks,
314 .num_clks = ARRAY_SIZE(sm8650_tcsr_clks),
315};
316
317static int tcsrcc_sm8650_clk_enable(struct clk *clk)
318{
319 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
320
321 qcom_gate_clk_en(priv, clk->id);
322
323 return 0;
324}
325
326static ulong tcsrcc_sm8650_clk_get_rate(struct clk *clk)
327{
328 return TCXO_RATE;
329}
330
331static int tcsrcc_sm8650_clk_probe(struct udevice *dev)
332{
333 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
334 struct msm_clk_priv *priv = dev_get_priv(dev);
335
336 priv->base = dev_read_addr(dev);
337 if (priv->base == FDT_ADDR_T_NONE)
338 return -EINVAL;
339
340 priv->data = data;
341
342 return 0;
343}
344
345static struct clk_ops tcsrcc_sm8650_clk_ops = {
346 .enable = tcsrcc_sm8650_clk_enable,
347 .get_rate = tcsrcc_sm8650_clk_get_rate,
348};
349
350static const struct udevice_id tcsrcc_sm8650_of_match[] = {
351 {
352 .compatible = "qcom,sm8650-tcsr",
353 .data = (ulong)&sm8650_tcsrcc_data,
354 },
355 { }
356};
357
358U_BOOT_DRIVER(tcsrcc_sm8650) = {
359 .name = "tcsrcc_sm8650",
360 .id = UCLASS_CLK,
361 .of_match = tcsrcc_sm8650_of_match,
362 .ops = &tcsrcc_sm8650_clk_ops,
363 .priv_auto = sizeof(struct msm_clk_priv),
364 .probe = tcsrcc_sm8650_clk_probe,
365 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
366};