blob: 7c06489b9c4df9ce94fa9b44a762c10133377423 [file] [log] [blame]
Neil Armstrong52aa2062024-04-04 18:46:38 +02001// SPDX-License-Identifier: BSD-3-Clause
2/*
3 * Clock drivers for Qualcomm sm8550
4 *
5 * (C) Copyright 2024 Linaro Ltd.
6 */
7
8#include <clk-uclass.h>
9#include <dm.h>
10#include <linux/delay.h>
11#include <errno.h>
12#include <asm/io.h>
13#include <linux/bug.h>
14#include <linux/bitops.h>
15#include <dt-bindings/clock/qcom,sm8550-gcc.h>
16#include <dt-bindings/clock/qcom,sm8550-tcsr.h>
17
18#include "clock-qcom.h"
19
20/* On-board TCXO, TOFIX get from DT */
21#define TCXO_RATE 38400000
22
23/* bi_tcxo_div2 divided after RPMh output */
24#define TCXO_DIV2_RATE (TCXO_RATE / 2)
25
26static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s2_clk_src[] = {
27 F(7372800, CFG_CLK_SRC_GPLL0_EVEN, 1, 384, 15625),
28 F(14745600, CFG_CLK_SRC_GPLL0_EVEN, 1, 768, 15625),
29 F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0),
30 F(29491200, CFG_CLK_SRC_GPLL0_EVEN, 1, 1536, 15625),
31 F(32000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 75),
32 F(48000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 25),
33 F(51200000, CFG_CLK_SRC_GPLL0_EVEN, 1, 64, 375),
34 F(64000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 16, 75),
35 F(75000000, CFG_CLK_SRC_GPLL0_EVEN, 4, 0, 0),
36 F(80000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 4, 15),
37 F(96000000, CFG_CLK_SRC_GPLL0_EVEN, 1, 8, 25),
38 F(100000000, CFG_CLK_SRC_GPLL0, 6, 0, 0),
39 { }
40};
41
42static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
43 F(400000, CFG_CLK_SRC_CXO, 12, 1, 4),
44 F(25000000, CFG_CLK_SRC_GPLL0_EVEN, 12, 0, 0),
45 F(37500000, CFG_CLK_SRC_GPLL0_EVEN, 8, 0, 0),
46 F(50000000, CFG_CLK_SRC_GPLL0_EVEN, 6, 0, 0),
47 F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0),
48 /* TOFIX F(202000000, CFG_CLK_SRC_GPLL9, 4, 0, 0), */
49 { }
50};
51
52static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
53 F(66666667, CFG_CLK_SRC_GPLL0_EVEN, 4.5, 0, 0),
54 F(133333333, CFG_CLK_SRC_GPLL0, 4.5, 0, 0),
55 F(200000000, CFG_CLK_SRC_GPLL0, 3, 0, 0),
56 F(240000000, CFG_CLK_SRC_GPLL0, 2.5, 0, 0),
57 { }
58};
59
Neil Armstrong550e1ae2024-11-25 09:34:27 +010060static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
61 F(19200000, CFG_CLK_SRC_CXO, 1, 0, 0),
62 { }
63};
64
65static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
66 F(100000000, CFG_CLK_SRC_GPLL0_EVEN, 3, 0, 0),
67 { }
68};
69
Neil Armstrong52aa2062024-04-04 18:46:38 +020070static ulong sm8550_set_rate(struct clk *clk, ulong rate)
71{
72 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
73 const struct freq_tbl *freq;
74
75 switch (clk->id) {
76 case GCC_QUPV3_WRAP1_S7_CLK: /* UART7 */
77 freq = qcom_find_freq(ftbl_gcc_qupv3_wrap1_s2_clk_src, rate);
78 clk_rcg_set_rate_mnd(priv->base, 0x18898,
79 freq->pre_div, freq->m, freq->n, freq->src, 16);
80 return freq->freq;
81 case GCC_SDCC2_APPS_CLK:
82 freq = qcom_find_freq(ftbl_gcc_sdcc2_apps_clk_src, rate);
83 clk_rcg_set_rate_mnd(priv->base, 0x14018,
84 freq->pre_div, freq->m, freq->n, freq->src, 8);
85 return freq->freq;
86 case GCC_USB30_PRIM_MASTER_CLK:
87 freq = qcom_find_freq(ftbl_gcc_usb30_prim_master_clk_src, rate);
88 clk_rcg_set_rate_mnd(priv->base, 0x3902c,
89 freq->pre_div, freq->m, freq->n, freq->src, 8);
90 return freq->freq;
91 case GCC_USB30_PRIM_MOCK_UTMI_CLK:
92 clk_rcg_set_rate(priv->base, 0x39044, 0, 0);
93 return TCXO_DIV2_RATE;
94 case GCC_USB3_PRIM_PHY_AUX_CLK_SRC:
95 clk_rcg_set_rate(priv->base, 0x39070, 0, 0);
96 return TCXO_DIV2_RATE;
Neil Armstrong550e1ae2024-11-25 09:34:27 +010097 case GCC_PCIE_0_AUX_CLK:
98 freq = qcom_find_freq(ftbl_gcc_pcie_0_aux_clk_src, rate);
99 clk_rcg_set_rate_mnd(priv->base, 0x6b074,
100 freq->pre_div, freq->m, freq->n, freq->src, 16);
101 return freq->freq;
102 case GCC_PCIE_1_AUX_CLK:
103 freq = qcom_find_freq(ftbl_gcc_pcie_0_aux_clk_src, rate);
104 clk_rcg_set_rate_mnd(priv->base, 0x8d07c,
105 freq->pre_div, freq->m, freq->n, freq->src, 16);
106 return freq->freq;
107 case GCC_PCIE_0_PHY_RCHNG_CLK:
108 freq = qcom_find_freq(ftbl_gcc_pcie_0_phy_rchng_clk_src, rate);
109 clk_rcg_set_rate(priv->base, 0x6b058, freq->pre_div, freq->src);
110 return freq->freq;
111 case GCC_PCIE_1_PHY_RCHNG_CLK:
112 freq = qcom_find_freq(ftbl_gcc_pcie_0_phy_rchng_clk_src, rate);
113 clk_rcg_set_rate(priv->base, 0x8d060, freq->pre_div, freq->src);
114 return freq->freq;
Neil Armstrong52aa2062024-04-04 18:46:38 +0200115 default:
116 return 0;
117 }
118}
119
120static const struct gate_clk sm8550_clks[] = {
121 GATE_CLK(GCC_AGGRE_NOC_PCIE_AXI_CLK, 0x52000, BIT(12)),
122 GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_CLK, 0x770e4, BIT(0)),
123 GATE_CLK(GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK, 0x770e4, BIT(1)),
124 GATE_CLK(GCC_AGGRE_USB3_PRIM_AXI_CLK, 0x3908c, BIT(0)),
125 GATE_CLK(GCC_CNOC_PCIE_SF_AXI_CLK, 0x52008, BIT(6)),
126 GATE_CLK(GCC_DDRSS_GPU_AXI_CLK, 0x71154, BIT(0)),
127 GATE_CLK(GCC_DDRSS_PCIE_SF_QTB_CLK, 0x52000, BIT(19)),
128 GATE_CLK(GCC_PCIE_0_AUX_CLK, 0x52008, BIT(3)),
129 GATE_CLK(GCC_PCIE_0_CFG_AHB_CLK, 0x52008, BIT(2)),
130 GATE_CLK(GCC_PCIE_0_MSTR_AXI_CLK, 0x52008, BIT(1)),
131 GATE_CLK(GCC_PCIE_0_PHY_RCHNG_CLK, 0x52000, BIT(22)),
132 GATE_CLK(GCC_PCIE_0_PIPE_CLK, 0x52008, BIT(4)),
133 GATE_CLK(GCC_PCIE_0_SLV_AXI_CLK, 0x52008, BIT(0)),
134 GATE_CLK(GCC_PCIE_0_SLV_Q2A_AXI_CLK, 0x52008, BIT(5)),
135 GATE_CLK(GCC_PCIE_1_AUX_CLK, 0x52000, BIT(29)),
136 GATE_CLK(GCC_PCIE_1_CFG_AHB_CLK, 0x52000, BIT(28)),
137 GATE_CLK(GCC_PCIE_1_MSTR_AXI_CLK, 0x52000, BIT(27)),
138 GATE_CLK(GCC_PCIE_1_PHY_AUX_CLK, 0x52000, BIT(24)),
139 GATE_CLK(GCC_PCIE_1_PHY_RCHNG_CLK, 0x52000, BIT(23)),
140 GATE_CLK(GCC_PCIE_1_PIPE_CLK, 0x52000, BIT(30)),
141 GATE_CLK(GCC_PCIE_1_SLV_AXI_CLK, 0x52000, BIT(26)),
142 GATE_CLK(GCC_PCIE_1_SLV_Q2A_AXI_CLK, 0x52000, BIT(25)),
143 GATE_CLK(GCC_QUPV3_I2C_CORE_CLK, 0x52008, BIT(8)),
144 GATE_CLK(GCC_QUPV3_I2C_S0_CLK, 0x52008, BIT(10)),
145 GATE_CLK(GCC_QUPV3_I2C_S1_CLK, 0x52008, BIT(11)),
146 GATE_CLK(GCC_QUPV3_I2C_S2_CLK, 0x52008, BIT(12)),
147 GATE_CLK(GCC_QUPV3_I2C_S3_CLK, 0x52008, BIT(13)),
148 GATE_CLK(GCC_QUPV3_I2C_S4_CLK, 0x52008, BIT(14)),
149 GATE_CLK(GCC_QUPV3_I2C_S5_CLK, 0x52008, BIT(15)),
150 GATE_CLK(GCC_QUPV3_I2C_S6_CLK, 0x52008, BIT(16)),
151 GATE_CLK(GCC_QUPV3_I2C_S7_CLK, 0x52008, BIT(17)),
152 GATE_CLK(GCC_QUPV3_I2C_S8_CLK, 0x52010, BIT(14)),
153 GATE_CLK(GCC_QUPV3_I2C_S9_CLK, 0x52010, BIT(15)),
154 GATE_CLK(GCC_QUPV3_I2C_S_AHB_CLK, 0x52008, BIT(7)),
155 GATE_CLK(GCC_QUPV3_WRAP1_CORE_2X_CLK, 0x52008, BIT(18)),
156 GATE_CLK(GCC_QUPV3_WRAP1_CORE_CLK, 0x52008, BIT(19)),
157 GATE_CLK(GCC_QUPV3_WRAP1_S0_CLK, 0x52008, BIT(22)),
158 GATE_CLK(GCC_QUPV3_WRAP1_S1_CLK, 0x52008, BIT(23)),
159 GATE_CLK(GCC_QUPV3_WRAP1_S2_CLK, 0x52008, BIT(24)),
160 GATE_CLK(GCC_QUPV3_WRAP1_S3_CLK, 0x52008, BIT(25)),
161 GATE_CLK(GCC_QUPV3_WRAP1_S4_CLK, 0x52008, BIT(26)),
162 GATE_CLK(GCC_QUPV3_WRAP1_S5_CLK, 0x52008, BIT(27)),
163 GATE_CLK(GCC_QUPV3_WRAP1_S6_CLK, 0x52008, BIT(28)),
164 GATE_CLK(GCC_QUPV3_WRAP1_S7_CLK, 0x52010, BIT(16)),
165 GATE_CLK(GCC_QUPV3_WRAP2_CORE_2X_CLK, 0x52010, BIT(3)),
166 GATE_CLK(GCC_QUPV3_WRAP2_CORE_CLK, 0x52010, BIT(0)),
167 GATE_CLK(GCC_QUPV3_WRAP2_S0_CLK, 0x52010, BIT(4)),
168 GATE_CLK(GCC_QUPV3_WRAP2_S1_CLK, 0x52010, BIT(5)),
169 GATE_CLK(GCC_QUPV3_WRAP2_S2_CLK, 0x52010, BIT(6)),
170 GATE_CLK(GCC_QUPV3_WRAP2_S3_CLK, 0x52010, BIT(7)),
171 GATE_CLK(GCC_QUPV3_WRAP2_S4_CLK, 0x52010, BIT(8)),
172 GATE_CLK(GCC_QUPV3_WRAP2_S5_CLK, 0x52010, BIT(9)),
173 GATE_CLK(GCC_QUPV3_WRAP2_S6_CLK, 0x52010, BIT(10)),
174 GATE_CLK(GCC_QUPV3_WRAP2_S7_CLK, 0x52010, BIT(17)),
175 GATE_CLK(GCC_QUPV3_WRAP_1_M_AHB_CLK, 0x52008, BIT(20)),
176 GATE_CLK(GCC_QUPV3_WRAP_1_S_AHB_CLK, 0x52008, BIT(21)),
177 GATE_CLK(GCC_QUPV3_WRAP_2_M_AHB_CLK, 0x52010, BIT(2)),
178 GATE_CLK(GCC_QUPV3_WRAP_2_S_AHB_CLK, 0x52010, BIT(1)),
179 GATE_CLK(GCC_SDCC2_AHB_CLK, 0x14010, BIT(0)),
180 GATE_CLK(GCC_SDCC2_APPS_CLK, 0x14004, BIT(0)),
181 GATE_CLK(GCC_UFS_PHY_AHB_CLK, 0x77024, BIT(0)),
182 GATE_CLK(GCC_UFS_PHY_AXI_CLK, 0x77018, BIT(0)),
183 GATE_CLK(GCC_UFS_PHY_AXI_HW_CTL_CLK, 0x77018, BIT(1)),
184 GATE_CLK(GCC_UFS_PHY_ICE_CORE_CLK, 0x77074, BIT(0)),
185 GATE_CLK(GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK, 0x77074, BIT(1)),
186 GATE_CLK(GCC_UFS_PHY_PHY_AUX_CLK, 0x770b0, BIT(0)),
187 GATE_CLK(GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK, 0x770b0, BIT(1)),
188 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_0_CLK, 0x7702c, BIT(0)),
189 GATE_CLK(GCC_UFS_PHY_RX_SYMBOL_1_CLK, 0x770cc, BIT(0)),
190 GATE_CLK(GCC_UFS_PHY_TX_SYMBOL_0_CLK, 0x77028, BIT(0)),
191 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_CLK, 0x77068, BIT(0)),
192 GATE_CLK(GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK, 0x77068, BIT(1)),
193 GATE_CLK(GCC_USB30_PRIM_MASTER_CLK, 0x39018, BIT(0)),
194 GATE_CLK(GCC_USB30_PRIM_MOCK_UTMI_CLK, 0x39028, BIT(0)),
195 GATE_CLK(GCC_USB30_PRIM_SLEEP_CLK, 0x39024, BIT(0)),
196 GATE_CLK(GCC_USB3_PRIM_PHY_AUX_CLK, 0x39060, BIT(0)),
197 GATE_CLK(GCC_USB3_PRIM_PHY_COM_AUX_CLK, 0x39064, BIT(0)),
198 GATE_CLK(GCC_USB3_PRIM_PHY_PIPE_CLK, 0x39068, BIT(0)),
199};
200
201static int sm8550_enable(struct clk *clk)
202{
203 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
204
205 switch (clk->id) {
206 case GCC_AGGRE_USB3_PRIM_AXI_CLK:
207 qcom_gate_clk_en(priv, GCC_USB30_PRIM_MASTER_CLK);
208 fallthrough;
209 case GCC_USB30_PRIM_MASTER_CLK:
210 qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_AUX_CLK);
211 qcom_gate_clk_en(priv, GCC_USB3_PRIM_PHY_COM_AUX_CLK);
212 break;
Neil Armstrong550e1ae2024-11-25 09:34:27 +0100213 case GCC_PCIE_0_PIPE_CLK:
214 // GCC_PCIE_0_PIPE_CLK_SRC
215 clk_phy_mux_enable(priv->base, 0x6b070, true);
216 break;
217 case GCC_PCIE_1_PIPE_CLK:
218 // GCC_PCIE_1_PIPE_CLK_SRC
219 clk_phy_mux_enable(priv->base, 0x8d078, true);
220 break;
Neil Armstrong52aa2062024-04-04 18:46:38 +0200221 }
222
Caleb Connollycb1b2972025-03-14 15:31:19 +0000223 return qcom_gate_clk_en(priv, clk->id);
Neil Armstrong52aa2062024-04-04 18:46:38 +0200224}
225
226static const struct qcom_reset_map sm8550_gcc_resets[] = {
227 [GCC_CAMERA_BCR] = { 0x26000 },
228 [GCC_DISPLAY_BCR] = { 0x27000 },
229 [GCC_GPU_BCR] = { 0x71000 },
230 [GCC_PCIE_0_BCR] = { 0x6b000 },
231 [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
232 [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
233 [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
234 [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
235 [GCC_PCIE_1_BCR] = { 0x8d000 },
236 [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
237 [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
238 [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
239 [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
240 [GCC_PCIE_PHY_BCR] = { 0x6f000 },
241 [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
242 [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
243 [GCC_PDM_BCR] = { 0x33000 },
244 [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
245 [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
246 [GCC_QUPV3_WRAPPER_I2C_BCR] = { 0x17000 },
247 [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
248 [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
249 [GCC_SDCC2_BCR] = { 0x14000 },
250 [GCC_SDCC4_BCR] = { 0x16000 },
251 [GCC_UFS_PHY_BCR] = { 0x77000 },
252 [GCC_USB30_PRIM_BCR] = { 0x39000 },
253 [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
254 [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
255 [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
256 [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
257 [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
258 [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
259 [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
260 [GCC_VIDEO_AXI0_CLK_ARES] = { 0x32018, 2 },
261 [GCC_VIDEO_AXI1_CLK_ARES] = { 0x32024, 2 },
262 [GCC_VIDEO_BCR] = { 0x32000 },
263};
264
265static const struct qcom_power_map sm8550_gdscs[] = {
266 [PCIE_0_GDSC] = { 0x6b004 },
267 [PCIE_0_PHY_GDSC] = { 0x6c000 },
268 [PCIE_1_GDSC] = { 0x8d004 },
269 [PCIE_1_PHY_GDSC] = { 0x8e000 },
270 [UFS_PHY_GDSC] = { 0x77004 },
271 [UFS_MEM_PHY_GDSC] = { 0x9e000 },
272 [USB30_PRIM_GDSC] = { 0x39004 },
273 [USB3_PHY_GDSC] = { 0x50018 },
274};
275
276static struct msm_clk_data sm8550_gcc_data = {
277 .resets = sm8550_gcc_resets,
278 .num_resets = ARRAY_SIZE(sm8550_gcc_resets),
279 .clks = sm8550_clks,
280 .num_clks = ARRAY_SIZE(sm8550_clks),
281 .power_domains = sm8550_gdscs,
282 .num_power_domains = ARRAY_SIZE(sm8550_gdscs),
283
284 .enable = sm8550_enable,
285 .set_rate = sm8550_set_rate,
286};
287
288static const struct udevice_id gcc_sm8550_of_match[] = {
289 {
290 .compatible = "qcom,sm8550-gcc",
291 .data = (ulong)&sm8550_gcc_data,
292 },
293 { }
294};
295
296U_BOOT_DRIVER(gcc_sm8550) = {
297 .name = "gcc_sm8550",
298 .id = UCLASS_NOP,
299 .of_match = gcc_sm8550_of_match,
300 .bind = qcom_cc_bind,
301 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
302};
303
304/* TCSRCC */
305
306static const struct gate_clk sm8550_tcsr_clks[] = {
307 GATE_CLK(TCSR_PCIE_0_CLKREF_EN, 0x15100, BIT(0)),
308 GATE_CLK(TCSR_PCIE_1_CLKREF_EN, 0x15114, BIT(0)),
309 GATE_CLK(TCSR_UFS_CLKREF_EN, 0x15110, BIT(0)),
310 GATE_CLK(TCSR_UFS_PAD_CLKREF_EN, 0x15104, BIT(0)),
311 GATE_CLK(TCSR_USB2_CLKREF_EN, 0x15118, BIT(0)),
312 GATE_CLK(TCSR_USB3_CLKREF_EN, 0x15108, BIT(0)),
313};
314
315static struct msm_clk_data sm8550_tcsrcc_data = {
316 .clks = sm8550_tcsr_clks,
317 .num_clks = ARRAY_SIZE(sm8550_tcsr_clks),
318};
319
320static int tcsrcc_sm8550_clk_enable(struct clk *clk)
321{
322 struct msm_clk_priv *priv = dev_get_priv(clk->dev);
323
324 qcom_gate_clk_en(priv, clk->id);
325
326 return 0;
327}
328
329static ulong tcsrcc_sm8550_clk_get_rate(struct clk *clk)
330{
331 return TCXO_RATE;
332}
333
334static int tcsrcc_sm8550_clk_probe(struct udevice *dev)
335{
336 struct msm_clk_data *data = (struct msm_clk_data *)dev_get_driver_data(dev);
337 struct msm_clk_priv *priv = dev_get_priv(dev);
338
339 priv->base = dev_read_addr(dev);
340 if (priv->base == FDT_ADDR_T_NONE)
341 return -EINVAL;
342
343 priv->data = data;
344
345 return 0;
346}
347
348static struct clk_ops tcsrcc_sm8550_clk_ops = {
349 .enable = tcsrcc_sm8550_clk_enable,
350 .get_rate = tcsrcc_sm8550_clk_get_rate,
351};
352
353static const struct udevice_id tcsrcc_sm8550_of_match[] = {
354 {
355 .compatible = "qcom,sm8550-tcsr",
356 .data = (ulong)&sm8550_tcsrcc_data,
357 },
358 { }
359};
360
361U_BOOT_DRIVER(tcsrcc_sm8550) = {
362 .name = "tcsrcc_sm8550",
363 .id = UCLASS_CLK,
364 .of_match = tcsrcc_sm8550_of_match,
365 .ops = &tcsrcc_sm8550_clk_ops,
366 .priv_auto = sizeof(struct msm_clk_priv),
367 .probe = tcsrcc_sm8550_clk_probe,
368 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_DEFAULT_PD_CTRL_OFF,
369};