blob: 79098623bc8cc32d134b6cd8d21d990ae1bcd25a [file] [log] [blame]
Peng Fan6a8e5f92019-03-05 02:32:33 +00001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2018 NXP
4 * Peng Fan <peng.fan@nxp.com>
5 */
6
Peng Fan6a8e5f92019-03-05 02:32:33 +00007#include <clk-uclass.h>
8#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Peng Fan2e0644a2023-04-28 12:08:09 +080010#include <firmware/imx/sci/sci.h>
Peng Fan6a8e5f92019-03-05 02:32:33 +000011#include <asm/arch/clock.h>
12#include <dt-bindings/clock/imx8qxp-clock.h>
13#include <dt-bindings/soc/imx_rsrc.h>
14#include <misc.h>
15
16#include "clk-imx8.h"
17
Simon Glass495e80f2023-02-05 15:36:26 -070018#if IS_ENABLED(CONFIG_CMD_CLK)
Peng Fan6a8e5f92019-03-05 02:32:33 +000019struct imx8_clks imx8_clk_names[] = {
20 { IMX8QXP_A35_DIV, "A35_DIV" },
21 { IMX8QXP_I2C0_CLK, "I2C0" },
22 { IMX8QXP_I2C1_CLK, "I2C1" },
23 { IMX8QXP_I2C2_CLK, "I2C2" },
24 { IMX8QXP_I2C3_CLK, "I2C3" },
25 { IMX8QXP_UART0_CLK, "UART0" },
26 { IMX8QXP_UART1_CLK, "UART1" },
27 { IMX8QXP_UART2_CLK, "UART2" },
28 { IMX8QXP_UART3_CLK, "UART3" },
29 { IMX8QXP_SDHC0_CLK, "SDHC0" },
30 { IMX8QXP_SDHC1_CLK, "SDHC1" },
31 { IMX8QXP_ENET0_AHB_CLK, "ENET0_AHB" },
32 { IMX8QXP_ENET0_IPG_CLK, "ENET0_IPG" },
33 { IMX8QXP_ENET0_REF_DIV, "ENET0_REF" },
34 { IMX8QXP_ENET0_PTP_CLK, "ENET0_PTP" },
35 { IMX8QXP_ENET1_AHB_CLK, "ENET1_AHB" },
36 { IMX8QXP_ENET1_IPG_CLK, "ENET1_IPG" },
37 { IMX8QXP_ENET1_REF_DIV, "ENET1_REF" },
38 { IMX8QXP_ENET1_PTP_CLK, "ENET1_PTP" },
39};
40
41int num_clks = ARRAY_SIZE(imx8_clk_names);
42#endif
43
44ulong imx8_clk_get_rate(struct clk *clk)
45{
46 sc_pm_clk_t pm_clk;
47 ulong rate;
48 u16 resource;
49 int ret;
50
51 debug("%s(#%lu)\n", __func__, clk->id);
52
53 switch (clk->id) {
Peng Fanb62eb192024-10-16 15:50:29 +080054 case IMX8QXP_CLK_DUMMY:
55 return 0;
Peng Fan6a8e5f92019-03-05 02:32:33 +000056 case IMX8QXP_A35_DIV:
57 resource = SC_R_A35;
58 pm_clk = SC_PM_CLK_CPU;
59 break;
60 case IMX8QXP_I2C0_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +010061 case IMX8QXP_I2C0_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +000062 resource = SC_R_I2C_0;
63 pm_clk = SC_PM_CLK_PER;
64 break;
65 case IMX8QXP_I2C1_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +010066 case IMX8QXP_I2C1_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +000067 resource = SC_R_I2C_1;
68 pm_clk = SC_PM_CLK_PER;
69 break;
70 case IMX8QXP_I2C2_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +010071 case IMX8QXP_I2C2_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +000072 resource = SC_R_I2C_2;
73 pm_clk = SC_PM_CLK_PER;
74 break;
75 case IMX8QXP_I2C3_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +010076 case IMX8QXP_I2C3_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +000077 resource = SC_R_I2C_3;
78 pm_clk = SC_PM_CLK_PER;
79 break;
80 case IMX8QXP_SDHC0_IPG_CLK:
81 case IMX8QXP_SDHC0_CLK:
82 case IMX8QXP_SDHC0_DIV:
83 resource = SC_R_SDHC_0;
84 pm_clk = SC_PM_CLK_PER;
85 break;
86 case IMX8QXP_SDHC1_IPG_CLK:
87 case IMX8QXP_SDHC1_CLK:
88 case IMX8QXP_SDHC1_DIV:
89 resource = SC_R_SDHC_1;
90 pm_clk = SC_PM_CLK_PER;
91 break;
Peng Fan6a8e5f92019-03-05 02:32:33 +000092 case IMX8QXP_UART0_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -030093 case IMX8QXP_UART0_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +000094 resource = SC_R_UART_0;
95 pm_clk = SC_PM_CLK_PER;
96 break;
97 case IMX8QXP_UART1_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -030098 case IMX8QXP_UART1_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +000099 resource = SC_R_UART_1;
100 pm_clk = SC_PM_CLK_PER;
101 break;
102 case IMX8QXP_UART2_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300103 case IMX8QXP_UART2_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000104 resource = SC_R_UART_2;
105 pm_clk = SC_PM_CLK_PER;
106 break;
107 case IMX8QXP_UART3_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300108 case IMX8QXP_UART3_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000109 resource = SC_R_UART_3;
110 pm_clk = SC_PM_CLK_PER;
111 break;
112 case IMX8QXP_ENET0_IPG_CLK:
113 case IMX8QXP_ENET0_AHB_CLK:
114 case IMX8QXP_ENET0_REF_DIV:
115 case IMX8QXP_ENET0_PTP_CLK:
116 resource = SC_R_ENET_0;
117 pm_clk = SC_PM_CLK_PER;
118 break;
119 case IMX8QXP_ENET1_IPG_CLK:
120 case IMX8QXP_ENET1_AHB_CLK:
121 case IMX8QXP_ENET1_REF_DIV:
122 case IMX8QXP_ENET1_PTP_CLK:
123 resource = SC_R_ENET_1;
124 pm_clk = SC_PM_CLK_PER;
125 break;
126 default:
127 if (clk->id < IMX8QXP_UART0_IPG_CLK ||
128 clk->id >= IMX8QXP_CLK_END) {
129 printf("%s(Invalid clk ID #%lu)\n",
130 __func__, clk->id);
131 return -EINVAL;
132 }
Simon Glass29ff16a2021-03-25 10:26:08 +1300133 return -EINVAL;
Peng Fan6a8e5f92019-03-05 02:32:33 +0000134 };
135
136 ret = sc_pm_get_clock_rate(-1, resource, pm_clk,
137 (sc_pm_clock_rate_t *)&rate);
138 if (ret) {
139 printf("%s err %d\n", __func__, ret);
140 return ret;
141 }
142
143 return rate;
144}
145
146ulong imx8_clk_set_rate(struct clk *clk, unsigned long rate)
147{
148 sc_pm_clk_t pm_clk;
149 u32 new_rate = rate;
150 u16 resource;
151 int ret;
152
153 debug("%s(#%lu), rate: %lu\n", __func__, clk->id, rate);
154
155 switch (clk->id) {
156 case IMX8QXP_I2C0_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100157 case IMX8QXP_I2C0_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000158 resource = SC_R_I2C_0;
159 pm_clk = SC_PM_CLK_PER;
160 break;
161 case IMX8QXP_I2C1_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100162 case IMX8QXP_I2C1_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000163 resource = SC_R_I2C_1;
164 pm_clk = SC_PM_CLK_PER;
165 break;
166 case IMX8QXP_I2C2_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100167 case IMX8QXP_I2C2_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000168 resource = SC_R_I2C_2;
169 pm_clk = SC_PM_CLK_PER;
170 break;
171 case IMX8QXP_I2C3_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100172 case IMX8QXP_I2C3_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000173 resource = SC_R_I2C_3;
174 pm_clk = SC_PM_CLK_PER;
175 break;
176 case IMX8QXP_UART0_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300177 case IMX8QXP_UART0_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000178 resource = SC_R_UART_0;
179 pm_clk = SC_PM_CLK_PER;
180 break;
181 case IMX8QXP_UART1_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300182 case IMX8QXP_UART1_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000183 resource = SC_R_UART_1;
184 pm_clk = SC_PM_CLK_PER;
185 break;
186 case IMX8QXP_UART2_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300187 case IMX8QXP_UART2_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000188 resource = SC_R_UART_2;
189 pm_clk = SC_PM_CLK_PER;
190 break;
191 case IMX8QXP_UART3_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300192 case IMX8QXP_UART3_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000193 resource = SC_R_UART_3;
194 pm_clk = SC_PM_CLK_PER;
195 break;
196 case IMX8QXP_SDHC0_IPG_CLK:
197 case IMX8QXP_SDHC0_CLK:
198 case IMX8QXP_SDHC0_DIV:
199 resource = SC_R_SDHC_0;
200 pm_clk = SC_PM_CLK_PER;
201 break;
202 case IMX8QXP_SDHC1_SEL:
203 case IMX8QXP_SDHC0_SEL:
204 return 0;
205 case IMX8QXP_SDHC1_IPG_CLK:
206 case IMX8QXP_SDHC1_CLK:
207 case IMX8QXP_SDHC1_DIV:
208 resource = SC_R_SDHC_1;
209 pm_clk = SC_PM_CLK_PER;
210 break;
211 case IMX8QXP_ENET0_IPG_CLK:
212 case IMX8QXP_ENET0_AHB_CLK:
213 case IMX8QXP_ENET0_REF_DIV:
214 case IMX8QXP_ENET0_PTP_CLK:
215 resource = SC_R_ENET_0;
216 pm_clk = SC_PM_CLK_PER;
217 break;
218 case IMX8QXP_ENET1_IPG_CLK:
219 case IMX8QXP_ENET1_AHB_CLK:
220 case IMX8QXP_ENET1_REF_DIV:
221 case IMX8QXP_ENET1_PTP_CLK:
222 resource = SC_R_ENET_1;
223 pm_clk = SC_PM_CLK_PER;
224 break;
225 default:
226 if (clk->id < IMX8QXP_UART0_IPG_CLK ||
227 clk->id >= IMX8QXP_CLK_END) {
228 printf("%s(Invalid clk ID #%lu)\n",
229 __func__, clk->id);
230 return -EINVAL;
231 }
Simon Glass29ff16a2021-03-25 10:26:08 +1300232 return -EINVAL;
Peng Fan6a8e5f92019-03-05 02:32:33 +0000233 };
234
235 ret = sc_pm_set_clock_rate(-1, resource, pm_clk, &new_rate);
236 if (ret) {
237 printf("%s err %d\n", __func__, ret);
238 return ret;
239 }
240
241 return new_rate;
242}
243
244int __imx8_clk_enable(struct clk *clk, bool enable)
245{
246 sc_pm_clk_t pm_clk;
247 u16 resource;
248 int ret;
249
250 debug("%s(#%lu)\n", __func__, clk->id);
251
252 switch (clk->id) {
Peng Fanb62eb192024-10-16 15:50:29 +0800253 case IMX8QXP_CLK_DUMMY:
254 return 0;
Peng Fan6a8e5f92019-03-05 02:32:33 +0000255 case IMX8QXP_I2C0_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100256 case IMX8QXP_I2C0_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000257 resource = SC_R_I2C_0;
258 pm_clk = SC_PM_CLK_PER;
259 break;
260 case IMX8QXP_I2C1_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100261 case IMX8QXP_I2C1_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000262 resource = SC_R_I2C_1;
263 pm_clk = SC_PM_CLK_PER;
264 break;
265 case IMX8QXP_I2C2_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100266 case IMX8QXP_I2C2_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000267 resource = SC_R_I2C_2;
268 pm_clk = SC_PM_CLK_PER;
269 break;
270 case IMX8QXP_I2C3_CLK:
Anatolij Gustschinb9a1e512020-01-07 14:03:03 +0100271 case IMX8QXP_I2C3_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000272 resource = SC_R_I2C_3;
273 pm_clk = SC_PM_CLK_PER;
274 break;
275 case IMX8QXP_UART0_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300276 case IMX8QXP_UART0_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000277 resource = SC_R_UART_0;
278 pm_clk = SC_PM_CLK_PER;
279 break;
280 case IMX8QXP_UART1_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300281 case IMX8QXP_UART1_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000282 resource = SC_R_UART_1;
283 pm_clk = SC_PM_CLK_PER;
284 break;
285 case IMX8QXP_UART2_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300286 case IMX8QXP_UART2_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000287 resource = SC_R_UART_2;
288 pm_clk = SC_PM_CLK_PER;
289 break;
290 case IMX8QXP_UART3_CLK:
Fabio Estevamb08666d2024-03-08 17:13:15 -0300291 case IMX8QXP_UART3_IPG_CLK:
Peng Fan6a8e5f92019-03-05 02:32:33 +0000292 resource = SC_R_UART_3;
293 pm_clk = SC_PM_CLK_PER;
294 break;
295 case IMX8QXP_SDHC0_IPG_CLK:
296 case IMX8QXP_SDHC0_CLK:
297 case IMX8QXP_SDHC0_DIV:
298 resource = SC_R_SDHC_0;
299 pm_clk = SC_PM_CLK_PER;
300 break;
301 case IMX8QXP_SDHC1_IPG_CLK:
302 case IMX8QXP_SDHC1_CLK:
303 case IMX8QXP_SDHC1_DIV:
304 resource = SC_R_SDHC_1;
305 pm_clk = SC_PM_CLK_PER;
306 break;
307 case IMX8QXP_ENET0_IPG_CLK:
308 case IMX8QXP_ENET0_AHB_CLK:
309 case IMX8QXP_ENET0_REF_DIV:
310 case IMX8QXP_ENET0_PTP_CLK:
311 resource = SC_R_ENET_0;
312 pm_clk = SC_PM_CLK_PER;
313 break;
314 case IMX8QXP_ENET1_IPG_CLK:
315 case IMX8QXP_ENET1_AHB_CLK:
316 case IMX8QXP_ENET1_REF_DIV:
317 case IMX8QXP_ENET1_PTP_CLK:
318 resource = SC_R_ENET_1;
319 pm_clk = SC_PM_CLK_PER;
320 break;
321 default:
322 if (clk->id < IMX8QXP_UART0_IPG_CLK ||
323 clk->id >= IMX8QXP_CLK_END) {
324 printf("%s(Invalid clk ID #%lu)\n",
325 __func__, clk->id);
326 return -EINVAL;
327 }
Simon Glass29ff16a2021-03-25 10:26:08 +1300328 return -EINVAL;
Peng Fan6a8e5f92019-03-05 02:32:33 +0000329 }
330
331 ret = sc_pm_clock_enable(-1, resource, pm_clk, enable, 0);
332 if (ret) {
333 printf("%s err %d\n", __func__, ret);
334 return ret;
335 }
336
337 return 0;
338}