blob: 81e19d393cf20cf57380c56397d8d091b181af3d [file] [log] [blame]
Sébastien Szymanski8d163f52023-07-25 10:08:53 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2021 NXP
4 */
5
Sébastien Szymanski8d163f52023-07-25 10:08:53 +02006#include <asm/io.h>
7#include <malloc.h>
8#include <clk-uclass.h>
9#include <dm/device.h>
10#include <dm/devres.h>
11#include <linux/bitfield.h>
12#include <linux/bitops.h>
13#include <linux/clk-provider.h>
14#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/iopoll.h>
17#include <clk.h>
18#include <div64.h>
19
20#include "clk.h"
21
22#define UBOOT_DM_CLK_IMX_FRACN_GPPLL "imx_clk_fracn_gppll"
23
24#define PLL_CTRL 0x0
25#define HW_CTRL_SEL BIT(16)
26#define CLKMUX_BYPASS BIT(2)
27#define CLKMUX_EN BIT(1)
28#define POWERUP_MASK BIT(0)
29
30#define PLL_ANA_PRG 0x10
31#define PLL_SPREAD_SPECTRUM 0x30
32
33#define PLL_NUMERATOR 0x40
34#define PLL_MFN_MASK GENMASK(31, 2)
35
36#define PLL_DENOMINATOR 0x50
37#define PLL_MFD_MASK GENMASK(29, 0)
38
39#define PLL_DIV 0x60
40#define PLL_MFI_MASK GENMASK(24, 16)
41#define PLL_RDIV_MASK GENMASK(15, 13)
42#define PLL_ODIV_MASK GENMASK(7, 0)
43
44#define PLL_DFS_CTRL(x) (0x70 + (x) * 0x10)
45
46#define PLL_STATUS 0xF0
47#define LOCK_STATUS BIT(0)
48
49#define DFS_STATUS 0xF4
50
51#define LOCK_TIMEOUT_US 200
52
53#define PLL_FRACN_GP(_rate, _mfi, _mfn, _mfd, _rdiv, _odiv) \
54 { \
55 .rate = (_rate), \
56 .mfi = (_mfi), \
57 .mfn = (_mfn), \
58 .mfd = (_mfd), \
59 .rdiv = (_rdiv), \
60 .odiv = (_odiv), \
61 }
62
63#define PLL_FRACN_GP_INTEGER(_rate, _mfi, _rdiv, _odiv) \
64 { \
65 .rate = (_rate), \
66 .mfi = (_mfi), \
67 .mfn = 0, \
68 .mfd = 0, \
69 .rdiv = (_rdiv), \
70 .odiv = (_odiv), \
71 }
72
73struct clk_fracn_gppll {
74 struct clk clk;
75 void __iomem *base;
76 const struct imx_fracn_gppll_rate_table *rate_table;
77 int rate_count;
78 u32 flags;
79};
80
81/*
82 * Fvco = (Fref / rdiv) * (MFI + MFN / MFD)
83 * Fout = Fvco / odiv
84 * The (Fref / rdiv) should be in range 20MHz to 40MHz
85 * The Fvco should be in range 2.5Ghz to 5Ghz
86 */
87static const struct imx_fracn_gppll_rate_table fracn_tbl[] = {
88 PLL_FRACN_GP(650000000U, 162, 50, 100, 0, 6),
Ye Lie443d472024-12-03 23:42:50 +080089 PLL_FRACN_GP(600000000U, 200, 0, 1, 0, 8),
Sébastien Szymanski8d163f52023-07-25 10:08:53 +020090 PLL_FRACN_GP(594000000U, 198, 0, 1, 0, 8),
91 PLL_FRACN_GP(560000000U, 140, 0, 1, 0, 6),
92 PLL_FRACN_GP(498000000U, 166, 0, 1, 0, 8),
93 PLL_FRACN_GP(484000000U, 121, 0, 1, 0, 6),
94 PLL_FRACN_GP(445333333U, 167, 0, 1, 0, 9),
95 PLL_FRACN_GP(400000000U, 200, 0, 1, 0, 12),
96 PLL_FRACN_GP(393216000U, 163, 84, 100, 0, 10),
Ye Lie443d472024-12-03 23:42:50 +080097 PLL_FRACN_GP(300000000U, 150, 0, 1, 0, 12),
98 PLL_FRACN_GP(200000000U, 200, 0, 1, 0, 24)
Sébastien Szymanski8d163f52023-07-25 10:08:53 +020099};
100
101struct imx_fracn_gppll_clk imx_fracn_gppll = {
102 .rate_table = fracn_tbl,
103 .rate_count = ARRAY_SIZE(fracn_tbl),
104};
105
106/*
107 * Fvco = (Fref / rdiv) * MFI
108 * Fout = Fvco / odiv
109 * The (Fref / rdiv) should be in range 20MHz to 40MHz
110 * The Fvco should be in range 2.5Ghz to 5Ghz
111 */
112static const struct imx_fracn_gppll_rate_table int_tbl[] = {
113 PLL_FRACN_GP_INTEGER(1700000000U, 141, 1, 2),
114 PLL_FRACN_GP_INTEGER(1400000000U, 175, 1, 3),
115 PLL_FRACN_GP_INTEGER(900000000U, 150, 1, 4),
Ye Lie443d472024-12-03 23:42:50 +0800116 PLL_FRACN_GP_INTEGER(800000000U, 200, 1, 6),
Sébastien Szymanski8d163f52023-07-25 10:08:53 +0200117};
118
119struct imx_fracn_gppll_clk imx_fracn_gppll_integer = {
120 .rate_table = int_tbl,
121 .rate_count = ARRAY_SIZE(int_tbl),
122};
123
124#define to_clk_fracn_gppll(_clk) container_of(_clk, struct clk_fracn_gppll, clk)
125
126static const struct imx_fracn_gppll_rate_table *
127imx_get_pll_settings(struct clk_fracn_gppll *pll, unsigned long rate)
128{
129 const struct imx_fracn_gppll_rate_table *rate_table = pll->rate_table;
130 int i;
131
132 for (i = 0; i < pll->rate_count; i++)
133 if (rate == rate_table[i].rate)
134 return &rate_table[i];
135
136 return NULL;
137}
138
139static unsigned long clk_fracn_gppll_round_rate(struct clk *clk, unsigned long rate)
140{
141 struct clk_fracn_gppll *pll = to_clk_fracn_gppll(clk);
142 const struct imx_fracn_gppll_rate_table *rate_table = pll->rate_table;
143 int i;
144
145 /* Assuming rate_table is in descending order */
146 for (i = 0; i < pll->rate_count; i++)
147 if (rate >= rate_table[i].rate)
148 return rate_table[i].rate;
149
150 /* return minimum supported value */
151 return rate_table[pll->rate_count - 1].rate;
152}
153
154static unsigned long clk_fracn_gppll_recalc_rate(struct clk *clk)
155{
156 struct clk_fracn_gppll *pll = to_clk_fracn_gppll(clk);
157 const struct imx_fracn_gppll_rate_table *rate_table = pll->rate_table;
158 u32 pll_numerator, pll_denominator, pll_div;
159 u32 mfi, mfn, mfd, rdiv, odiv;
160 u64 fvco = clk_get_parent_rate(clk);
161 long rate = 0;
162 int i;
163
164 pll_numerator = readl_relaxed(pll->base + PLL_NUMERATOR);
165 mfn = FIELD_GET(PLL_MFN_MASK, pll_numerator);
166
167 pll_denominator = readl_relaxed(pll->base + PLL_DENOMINATOR);
168 mfd = FIELD_GET(PLL_MFD_MASK, pll_denominator);
169
170 pll_div = readl_relaxed(pll->base + PLL_DIV);
171 mfi = FIELD_GET(PLL_MFI_MASK, pll_div);
172
173 rdiv = FIELD_GET(PLL_RDIV_MASK, pll_div);
174 odiv = FIELD_GET(PLL_ODIV_MASK, pll_div);
175
176 /*
177 * Sometimes, the recalculated rate has deviation due to
178 * the frac part. So find the accurate pll rate from the table
179 * first, if no match rate in the table, use the rate calculated
180 * from the equation below.
181 */
182 for (i = 0; i < pll->rate_count; i++) {
183 if (rate_table[i].mfn == mfn && rate_table[i].mfi == mfi &&
184 rate_table[i].mfd == mfd && rate_table[i].rdiv == rdiv &&
185 rate_table[i].odiv == odiv)
186 rate = rate_table[i].rate;
187 }
188
189 if (rate)
190 return (unsigned long)rate;
191
192 if (!rdiv)
193 rdiv = rdiv + 1;
194
195 switch (odiv) {
196 case 0:
197 odiv = 2;
198 break;
199 case 1:
200 odiv = 3;
201 break;
202 default:
203 break;
204 }
205
206 if (pll->flags & CLK_FRACN_GPPLL_INTEGER) {
207 /* Fvco = (Fref / rdiv) * MFI */
208 fvco = fvco * mfi;
209 do_div(fvco, rdiv * odiv);
210 } else {
211 /* Fvco = (Fref / rdiv) * (MFI + MFN / MFD) */
212 fvco = fvco * mfi * mfd + fvco * mfn;
213 do_div(fvco, mfd * rdiv * odiv);
214 }
215
216 return (unsigned long)fvco;
217}
218
219static int clk_fracn_gppll_wait_lock(struct clk_fracn_gppll *pll)
220{
221 u32 val;
222
223 return readl_poll_timeout(pll->base + PLL_STATUS, val,
224 val & LOCK_STATUS, LOCK_TIMEOUT_US);
225}
226
227static ulong clk_fracn_gppll_set_rate(struct clk *clk, unsigned long drate)
228{
229 struct clk_fracn_gppll *pll = to_clk_fracn_gppll(clk);
230 const struct imx_fracn_gppll_rate_table *rate;
231 u32 tmp, pll_div, ana_mfn;
232 int ret;
233
234 rate = imx_get_pll_settings(pll, drate);
235
236 /* Hardware control select disable. PLL is control by register */
237 tmp = readl_relaxed(pll->base + PLL_CTRL);
238 tmp &= ~HW_CTRL_SEL;
239 writel_relaxed(tmp, pll->base + PLL_CTRL);
240
241 /* Disable output */
242 tmp = readl_relaxed(pll->base + PLL_CTRL);
243 tmp &= ~CLKMUX_EN;
244 writel_relaxed(tmp, pll->base + PLL_CTRL);
245
246 /* Power Down */
247 tmp &= ~POWERUP_MASK;
248 writel_relaxed(tmp, pll->base + PLL_CTRL);
249
250 /* Disable BYPASS */
251 tmp &= ~CLKMUX_BYPASS;
252 writel_relaxed(tmp, pll->base + PLL_CTRL);
253
254 pll_div = FIELD_PREP(PLL_RDIV_MASK, rate->rdiv) | rate->odiv |
255 FIELD_PREP(PLL_MFI_MASK, rate->mfi);
256 writel_relaxed(pll_div, pll->base + PLL_DIV);
257 if (pll->flags & CLK_FRACN_GPPLL_FRACN) {
258 writel_relaxed(rate->mfd, pll->base + PLL_DENOMINATOR);
259 writel_relaxed(FIELD_PREP(PLL_MFN_MASK, rate->mfn), pll->base + PLL_NUMERATOR);
260 }
261
262 /* Wait for 5us according to fracn mode pll doc */
263 udelay(5);
264
265 /* Enable Powerup */
266 tmp |= POWERUP_MASK;
267 writel_relaxed(tmp, pll->base + PLL_CTRL);
268
269 /* Wait Lock */
270 ret = clk_fracn_gppll_wait_lock(pll);
271 if (ret)
272 return ret;
273
274 /* Enable output */
275 tmp |= CLKMUX_EN;
276 writel_relaxed(tmp, pll->base + PLL_CTRL);
277
278 ana_mfn = readl_relaxed(pll->base + PLL_STATUS);
279 ana_mfn = FIELD_GET(PLL_MFN_MASK, ana_mfn);
280
281 WARN(ana_mfn != rate->mfn, "ana_mfn != rate->mfn\n");
282
283 return 0;
284}
285
286static int clk_fracn_gppll_prepare(struct clk *clk)
287{
288 struct clk_fracn_gppll *pll = to_clk_fracn_gppll(clk);
289 u32 val;
290 int ret;
291
292 val = readl_relaxed(pll->base + PLL_CTRL);
293 if (val & POWERUP_MASK)
294 return 0;
295
296 val |= CLKMUX_BYPASS;
297 writel_relaxed(val, pll->base + PLL_CTRL);
298
299 val |= POWERUP_MASK;
300 writel_relaxed(val, pll->base + PLL_CTRL);
301
302 val |= CLKMUX_EN;
303 writel_relaxed(val, pll->base + PLL_CTRL);
304
305 ret = clk_fracn_gppll_wait_lock(pll);
306 if (ret)
307 return ret;
308
309 val &= ~CLKMUX_BYPASS;
310 writel_relaxed(val, pll->base + PLL_CTRL);
311
312 return 0;
313}
314
315static int clk_fracn_gppll_unprepare(struct clk *clk)
316{
317 struct clk_fracn_gppll *pll = to_clk_fracn_gppll(dev_get_clk_ptr(clk->dev));
318 u32 val;
319
320 val = readl_relaxed(pll->base + PLL_CTRL);
321 val &= ~POWERUP_MASK;
322 writel_relaxed(val, pll->base + PLL_CTRL);
323
324 return 0;
325}
326
327static const struct clk_ops clk_fracn_gppll_ops = {
328 .enable = clk_fracn_gppll_prepare,
329 .disable = clk_fracn_gppll_unprepare,
330 .get_rate = clk_fracn_gppll_recalc_rate,
331 .set_rate = clk_fracn_gppll_set_rate,
332 .round_rate = clk_fracn_gppll_round_rate,
333};
334
335static struct clk *_imx_clk_fracn_gppll(const char *name, const char *parent_name,
336 void __iomem *base,
337 const struct imx_fracn_gppll_clk *pll_clk,
338 u32 pll_flags)
339{
340 struct clk_fracn_gppll *pll;
341 struct clk *clk;
342 int ret;
343
344 pll = kzalloc(sizeof(*pll), GFP_KERNEL);
345 if (!pll)
346 return ERR_PTR(-ENOMEM);
347
348 pll->base = base;
349 pll->rate_table = pll_clk->rate_table;
350 pll->rate_count = pll_clk->rate_count;
351 pll->flags = pll_flags;
352
353 clk = &pll->clk;
354
355 ret = clk_register(clk, UBOOT_DM_CLK_IMX_FRACN_GPPLL,
356 name, parent_name);
357 if (ret) {
358 pr_err("%s: failed to register pll %s %d\n", __func__, name, ret);
359 kfree(pll);
360 return ERR_PTR(ret);
361 }
362
363 return clk;
364}
365
366struct clk *imx_clk_fracn_gppll(const char *name, const char *parent_name, void __iomem *base,
367 const struct imx_fracn_gppll_clk *pll_clk)
368{
369 return _imx_clk_fracn_gppll(name, parent_name, base, pll_clk, CLK_FRACN_GPPLL_FRACN);
370}
371
372struct clk *imx_clk_fracn_gppll_integer(const char *name, const char *parent_name,
373 void __iomem *base,
374 const struct imx_fracn_gppll_clk *pll_clk)
375{
376 return _imx_clk_fracn_gppll(name, parent_name, base, pll_clk, CLK_FRACN_GPPLL_INTEGER);
377}
378
379U_BOOT_DRIVER(clk_fracn_gppll) = {
380 .name = UBOOT_DM_CLK_IMX_FRACN_GPPLL,
381 .id = UCLASS_CLK,
382 .ops = &clk_fracn_gppll_ops,
383 .flags = DM_FLAG_PRE_RELOC,
384};