blob: fb1e72ffc5cdef4d641982daf2b57f185ec327c8 [file] [log] [blame]
Jit Loon Lim977071e2024-03-12 22:01:03 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2024 Intel Corporation <www.intel.com>
Alif Zakuan Yuslaimi77ab0a32025-02-18 16:34:48 +08004 * Copyright (C) 2025 Altera Corporation <www.altera.com>
Jit Loon Lim977071e2024-03-12 22:01:03 +08005 */
6
Jit Loon Lim977071e2024-03-12 22:01:03 +08007#include <config.h>
Jit Loon Lim977071e2024-03-12 22:01:03 +08008#include <log.h>
Alif Zakuan Yuslaimi77ab0a32025-02-18 16:34:48 +08009#include <dm.h>
10#include <errno.h>
Jit Loon Lim977071e2024-03-12 22:01:03 +080011#include <stdarg.h>
12#include <stdio.h>
13#include <time.h>
14#include <vsprintf.h>
15#include <asm/global_data.h>
16#include <asm/io.h>
17#include <asm/system.h>
Jit Loon Lim977071e2024-03-12 22:01:03 +080018#include <dm/lists.h>
19#include <dm/util.h>
20#include <linux/bitops.h>
21#include <linux/kernel.h>
22#include <linux/string.h>
23#include <linux/types.h>
24#include <asm/arch/clock_manager.h>
25#include <dt-bindings/clock/agilex5-clock.h>
Alif Zakuan Yuslaimi77ab0a32025-02-18 16:34:48 +080026#include <wait_bit.h>
27#include <clk-uclass.h>
Jit Loon Lim977071e2024-03-12 22:01:03 +080028
29DECLARE_GLOBAL_DATA_PTR;
30
Alif Zakuan Yuslaimi77ab0a32025-02-18 16:34:48 +080031#define CLKMGR_CTRL_SWCTRLBTCLKEN_MASK BIT(8)
32#define CLKMGR_CTRL_SWCTRLBTCLKSEL_MASK BIT(9)
33
Jit Loon Lim977071e2024-03-12 22:01:03 +080034struct socfpga_clk_plat {
35 void __iomem *regs;
36};
37
38/*
39 * function to write the bypass register which requires a poll of the
40 * busy bit
41 */
42static void clk_write_bypass_mainpll(struct socfpga_clk_plat *plat, u32 val)
43{
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +080044 uintptr_t base_addr = (uintptr_t)plat->regs;
45
Jit Loon Lim977071e2024-03-12 22:01:03 +080046 CM_REG_WRITEL(plat, val, CLKMGR_MAINPLL_BYPASS);
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +080047 wait_for_bit_le32((const void *)(base_addr + CLKMGR_STAT), CLKMGR_STAT_BUSY,
48 false, 20000, false);
Jit Loon Lim977071e2024-03-12 22:01:03 +080049}
50
51static void clk_write_bypass_perpll(struct socfpga_clk_plat *plat, u32 val)
52{
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +080053 uintptr_t base_addr = (uintptr_t)plat->regs;
54
Jit Loon Lim977071e2024-03-12 22:01:03 +080055 CM_REG_WRITEL(plat, val, CLKMGR_PERPLL_BYPASS);
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +080056 wait_for_bit_le32((const void *)(base_addr + CLKMGR_STAT), CLKMGR_STAT_BUSY,
57 false, 20000, false);
Jit Loon Lim977071e2024-03-12 22:01:03 +080058}
59
60/* function to write the ctrl register which requires a poll of the busy bit */
61static void clk_write_ctrl(struct socfpga_clk_plat *plat, u32 val)
62{
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +080063 uintptr_t base_addr = (uintptr_t)plat->regs;
64
Jit Loon Lim977071e2024-03-12 22:01:03 +080065 CM_REG_WRITEL(plat, val, CLKMGR_CTRL);
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +080066 wait_for_bit_le32((const void *)(base_addr + CLKMGR_STAT), CLKMGR_STAT_BUSY,
67 false, 20000, false);
Jit Loon Lim977071e2024-03-12 22:01:03 +080068}
69
70static const struct {
71 u32 reg;
72 u32 val;
73 u32 mask;
74} membus_pll[] = {
75 {
Jit Loon Lim977071e2024-03-12 22:01:03 +080076 MEMBUS_SYNTHCALFOSC_INIT_CENTERFREQ_REG,
77 /*
78 * BIT[0:0]
79 * Sets synthcalfosc_init_centerfreq=1 to limit overshoot
80 * frequency during lock
81 */
82 BIT(0),
83 BIT(0)
84 },
85 {
86 MEMBUS_SYNTHPPM_WATCHDOGTMR_VF01_REG,
87 /*
88 * BIT[0:0]
89 * Sets synthppm_watchdogtmr_vf0=1 to give the pll more time
90 * to settle before lock is asserted.
91 */
92 BIT(0),
93 BIT(0)
94 },
95 {
96 MEMBUS_CALCLKSLICE0_DUTY_LOCOVR_REG,
97 /*
98 * BIT[6:0]
99 * Centering duty cycle for clkslice0 output
100 */
101 0x4a,
102 GENMASK(6, 0)
103 },
104 {
105 MEMBUS_CALCLKSLICE1_DUTY_LOCOVR_REG,
106 /*
107 * BIT[6:0]
108 * Centering duty cycle for clkslice1 output
109 */
110 0x4a,
111 GENMASK(6, 0)
112 },
113};
114
115static int membus_wait_for_req(struct socfpga_clk_plat *plat, u32 pll,
116 int timeout)
117{
118 int cnt = 0;
119 u32 req_status;
120
121 if (pll == MEMBUS_MAINPLL)
122 req_status = CM_REG_READL(plat, CLKMGR_MAINPLL_MEM);
123 else
124 req_status = CM_REG_READL(plat, CLKMGR_PERPLL_MEM);
125
126 while ((cnt < timeout) && (req_status & CLKMGR_MEM_REQ_SET_MSK)) {
127 if (pll == MEMBUS_MAINPLL)
128 req_status = CM_REG_READL(plat, CLKMGR_MAINPLL_MEM);
129 else
130 req_status = CM_REG_READL(plat, CLKMGR_PERPLL_MEM);
131 cnt++;
132 }
133
134 if (cnt >= timeout)
135 return -ETIMEDOUT;
136
137 return 0;
138}
139
140static int membus_write_pll(struct socfpga_clk_plat *plat, u32 pll,
141 u32 addr_offset, u32 wdat, int timeout)
142{
143 u32 addr;
144 u32 val;
145
146 addr = ((addr_offset | CLKMGR_MEM_ADDR_START) & CLKMGR_MEM_ADDR_MASK);
147
148 val = (CLKMGR_MEM_REQ_SET_MSK | CLKMGR_MEM_WR_SET_MSK |
149 (wdat << CLKMGR_MEM_WDAT_LSB_OFFSET) | addr);
150
151 if (pll == MEMBUS_MAINPLL)
152 CM_REG_WRITEL(plat, val, CLKMGR_MAINPLL_MEM);
153 else
154 CM_REG_WRITEL(plat, val, CLKMGR_PERPLL_MEM);
155
156 debug("MEMBUS: Write 0x%08x to addr = 0x%08x\n", wdat, addr);
157
158 return membus_wait_for_req(plat, pll, timeout);
159}
160
161static int membus_read_pll(struct socfpga_clk_plat *plat, u32 pll,
162 u32 addr_offset, u32 *rdata, int timeout)
163{
164 u32 addr;
165 u32 val;
166
167 addr = ((addr_offset | CLKMGR_MEM_ADDR_START) & CLKMGR_MEM_ADDR_MASK);
168
169 val = ((CLKMGR_MEM_REQ_SET_MSK & ~CLKMGR_MEM_WR_SET_MSK) | addr);
170
171 if (pll == MEMBUS_MAINPLL)
172 CM_REG_WRITEL(plat, val, CLKMGR_MAINPLL_MEM);
173 else
174 CM_REG_WRITEL(plat, val, CLKMGR_PERPLL_MEM);
175
176 *rdata = 0;
177
178 if (membus_wait_for_req(plat, pll, timeout))
179 return -ETIMEDOUT;
180
181 if (pll == MEMBUS_MAINPLL)
182 *rdata = CM_REG_READL(plat, CLKMGR_MAINPLL_MEMSTAT);
183 else
184 *rdata = CM_REG_READL(plat, CLKMGR_PERPLL_MEMSTAT);
185
186 debug("MEMBUS: Read 0x%08x from addr = 0x%08x\n", *rdata, addr);
187
188 return 0;
189}
190
191static void membus_pll_configs(struct socfpga_clk_plat *plat, u32 pll)
192{
193 int i;
194 u32 rdata;
195
196 for (i = 0; i < ARRAY_SIZE(membus_pll); i++) {
197 membus_read_pll(plat, pll, membus_pll[i].reg,
198 &rdata, MEMBUS_TIMEOUT);
199 membus_write_pll(plat, pll, membus_pll[i].reg,
200 ((rdata & ~membus_pll[i].mask) |
201 membus_pll[i].val),
202 MEMBUS_TIMEOUT);
203 }
204}
205
206static u32 calc_vocalib_pll(u32 pllm, u32 pllglob)
207{
208 u32 mdiv, refclkdiv, arefclkdiv, drefclkdiv, mscnt, hscnt, vcocalib;
209
210 mdiv = pllm & CLKMGR_PLLM_MDIV_MASK;
211 arefclkdiv = (pllglob & CLKMGR_PLLGLOB_AREFCLKDIV_MASK) >>
212 CLKMGR_PLLGLOB_AREFCLKDIV_OFFSET;
213 drefclkdiv = (pllglob & CLKMGR_PLLGLOB_DREFCLKDIV_MASK) >>
214 CLKMGR_PLLGLOB_DREFCLKDIV_OFFSET;
215 refclkdiv = (pllglob & CLKMGR_PLLGLOB_REFCLKDIV_MASK) >>
216 CLKMGR_PLLGLOB_REFCLKDIV_OFFSET;
217 mscnt = CLKMGR_VCOCALIB_MSCNT_CONST / (mdiv * BIT(drefclkdiv));
218 if (!mscnt)
219 mscnt = 1;
220 hscnt = (mdiv * mscnt * BIT(drefclkdiv) / refclkdiv) -
221 CLKMGR_VCOCALIB_HSCNT_CONST;
222 vcocalib = (hscnt & CLKMGR_VCOCALIB_HSCNT_MASK) |
223 ((mscnt << CLKMGR_VCOCALIB_MSCNT_OFFSET) &
224 CLKMGR_VCOCALIB_MSCNT_MASK);
225
226 /* Dump all the pll calibration settings for debug purposes */
227 debug("mdiv : %d\n", mdiv);
228 debug("arefclkdiv : %d\n", arefclkdiv);
229 debug("drefclkdiv : %d\n", drefclkdiv);
230 debug("refclkdiv : %d\n", refclkdiv);
231 debug("mscnt : %d\n", mscnt);
232 debug("hscnt : %d\n", hscnt);
233 debug("vcocalib : 0x%08x\n", vcocalib);
234
235 return vcocalib;
236}
237
238/*
239 * Setup clocks while making no assumptions about previous state of the clocks.
240 */
241static void clk_basic_init(struct udevice *dev,
242 const struct cm_config * const cfg)
243{
244 struct socfpga_clk_plat *plat = dev_get_plat(dev);
245 u32 vcocalib;
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +0800246 uintptr_t base_addr = (uintptr_t)plat->regs;
Jit Loon Lim977071e2024-03-12 22:01:03 +0800247
248 if (!cfg)
249 return;
250
251 if (IS_ENABLED(CONFIG_TARGET_SOCFPGA_AGILEX5_EMU)) {
252 /* Take both PLL out of reset and power up */
253 CM_REG_SETBITS(plat, CLKMGR_MAINPLL_PLLGLOB,
254 CLKMGR_PLLGLOB_PD_MASK | CLKMGR_PLLGLOB_RST_MASK);
255 CM_REG_SETBITS(plat, CLKMGR_PERPLL_PLLGLOB,
256 CLKMGR_PLLGLOB_PD_MASK | CLKMGR_PLLGLOB_RST_MASK);
257
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +0800258 wait_for_bit_le32((const void *)(base_addr + CLKMGR_STAT),
259 CLKMGR_STAT_ALLPLL_LOCKED_MASK, true, 20000, false);
Jit Loon Lim977071e2024-03-12 22:01:03 +0800260
261 /* Put both PLLs in bypass */
262 clk_write_bypass_mainpll(plat, CLKMGR_BYPASS_MAINPLL_ALL);
263 clk_write_bypass_perpll(plat, CLKMGR_BYPASS_PERPLL_ALL);
264
265 /* Take all PLLs out of bypass */
266 clk_write_bypass_mainpll(plat, 0);
267 clk_write_bypass_perpll(plat, 0);
268
269 /* Out of boot mode */
270 clk_write_ctrl(plat,
271 CM_REG_READL(plat, CLKMGR_CTRL) & ~CLKMGR_CTRL_BOOTMODE);
272 } else {
Simon Glass7ec24132024-09-29 19:49:48 -0600273#ifdef CONFIG_XPL_BUILD
Alif Zakuan Yuslaimi77ab0a32025-02-18 16:34:48 +0800274 /*
275 * Configure HPS Internal Oscillator as default boot_clk source,
276 * always force clock manager into boot mode before any configuration
277 */
278 clk_write_ctrl(plat, CM_REG_READL(plat, CLKMGR_CTRL) |
279 CLKMGR_CTRL_BOOTMODE |
280 CLKMGR_CTRL_SWCTRLBTCLKEN_MASK |
281 CLKMGR_CTRL_SWCTRLBTCLKSEL_MASK);
Jit Loon Lim977071e2024-03-12 22:01:03 +0800282#else
283 /* Skip clock configuration in SSBL if it's not in boot mode */
284 if (!(CM_REG_READL(plat, CLKMGR_CTRL) & CLKMGR_CTRL_BOOTMODE))
285 return;
286#endif
287
288 /* Put both PLLs in bypass */
289 clk_write_bypass_mainpll(plat, CLKMGR_BYPASS_MAINPLL_ALL);
290 clk_write_bypass_perpll(plat, CLKMGR_BYPASS_PERPLL_ALL);
291
292 /* Put both PLLs in Reset and Power Down */
293 CM_REG_CLRBITS(plat, CLKMGR_MAINPLL_PLLGLOB,
294 CLKMGR_PLLGLOB_PD_MASK | CLKMGR_PLLGLOB_RST_MASK);
295 CM_REG_CLRBITS(plat, CLKMGR_PERPLL_PLLGLOB,
296 CLKMGR_PLLGLOB_PD_MASK | CLKMGR_PLLGLOB_RST_MASK);
297
298 /* setup main PLL dividers where calculate the vcocalib value */
299 vcocalib = calc_vocalib_pll(cfg->main_pll_pllm, cfg->main_pll_pllglob);
300 CM_REG_WRITEL(plat, cfg->main_pll_pllglob & ~CLKMGR_PLLGLOB_RST_MASK,
301 CLKMGR_MAINPLL_PLLGLOB);
302 CM_REG_WRITEL(plat, cfg->main_pll_fdbck, CLKMGR_MAINPLL_FDBCK);
303 CM_REG_WRITEL(plat, vcocalib, CLKMGR_MAINPLL_VCOCALIB);
304 CM_REG_WRITEL(plat, cfg->main_pll_pllc0, CLKMGR_MAINPLL_PLLC0);
305 CM_REG_WRITEL(plat, cfg->main_pll_pllc1, CLKMGR_MAINPLL_PLLC1);
306 CM_REG_WRITEL(plat, cfg->main_pll_pllc2, CLKMGR_MAINPLL_PLLC2);
307 CM_REG_WRITEL(plat, cfg->main_pll_pllc3, CLKMGR_MAINPLL_PLLC3);
308 CM_REG_WRITEL(plat, cfg->main_pll_pllm, CLKMGR_MAINPLL_PLLM);
309 CM_REG_WRITEL(plat, cfg->main_pll_nocclk, CLKMGR_MAINPLL_NOCCLK);
310 CM_REG_WRITEL(plat, cfg->main_pll_nocdiv, CLKMGR_MAINPLL_NOCDIV);
311
312 /* setup peripheral PLL dividers where calculate the vcocalib value */
313 vcocalib = calc_vocalib_pll(cfg->per_pll_pllm, cfg->per_pll_pllglob);
314 CM_REG_WRITEL(plat, cfg->per_pll_pllglob & ~CLKMGR_PLLGLOB_RST_MASK,
315 CLKMGR_PERPLL_PLLGLOB);
316 CM_REG_WRITEL(plat, cfg->per_pll_fdbck, CLKMGR_PERPLL_FDBCK);
317 CM_REG_WRITEL(plat, vcocalib, CLKMGR_PERPLL_VCOCALIB);
318 CM_REG_WRITEL(plat, cfg->per_pll_pllc0, CLKMGR_PERPLL_PLLC0);
319 CM_REG_WRITEL(plat, cfg->per_pll_pllc1, CLKMGR_PERPLL_PLLC1);
320 CM_REG_WRITEL(plat, cfg->per_pll_pllc2, CLKMGR_PERPLL_PLLC2);
321 CM_REG_WRITEL(plat, cfg->per_pll_pllc3, CLKMGR_PERPLL_PLLC3);
322 CM_REG_WRITEL(plat, cfg->per_pll_pllm, CLKMGR_PERPLL_PLLM);
323 CM_REG_WRITEL(plat, cfg->per_pll_emacctl, CLKMGR_PERPLL_EMACCTL);
324 CM_REG_WRITEL(plat, cfg->per_pll_gpiodiv, CLKMGR_PERPLL_GPIODIV);
325
326 /* Configure ping pong counters in control group */
327 CM_REG_WRITEL(plat, cfg->ctl_emacactr, CLKMGR_CTL_EMACACTR);
328 CM_REG_WRITEL(plat, cfg->ctl_emacbctr, CLKMGR_CTL_EMACBCTR);
329 CM_REG_WRITEL(plat, cfg->ctl_emacptpctr, CLKMGR_CTL_EMACPTPCTR);
330 CM_REG_WRITEL(plat, cfg->ctl_gpiodbctr, CLKMGR_CTL_GPIODBCTR);
331 CM_REG_WRITEL(plat, cfg->ctl_s2fuser0ctr, CLKMGR_CTL_S2FUSER0CTR);
332 CM_REG_WRITEL(plat, cfg->ctl_s2fuser1ctr, CLKMGR_CTL_S2FUSER1CTR);
333 CM_REG_WRITEL(plat, cfg->ctl_psirefctr, CLKMGR_CTL_PSIREFCTR);
334 CM_REG_WRITEL(plat, cfg->ctl_usb31ctr, CLKMGR_CTL_USB31CTR);
335 CM_REG_WRITEL(plat, cfg->ctl_dsuctr, CLKMGR_CTL_DSUCTR);
336 CM_REG_WRITEL(plat, cfg->ctl_core01ctr, CLKMGR_CTL_CORE01CTR);
337 CM_REG_WRITEL(plat, cfg->ctl_core23ctr, CLKMGR_CTL_CORE23CTR);
338 CM_REG_WRITEL(plat, cfg->ctl_core2ctr, CLKMGR_CTL_CORE2CTR);
339 CM_REG_WRITEL(plat, cfg->ctl_core3ctr, CLKMGR_CTL_CORE3CTR);
340
341 /* Take both PLL out of reset and power up */
342 CM_REG_SETBITS(plat, CLKMGR_MAINPLL_PLLGLOB,
343 CLKMGR_PLLGLOB_PD_MASK | CLKMGR_PLLGLOB_RST_MASK);
344 CM_REG_SETBITS(plat, CLKMGR_PERPLL_PLLGLOB,
345 CLKMGR_PLLGLOB_PD_MASK | CLKMGR_PLLGLOB_RST_MASK);
346
347 /* Membus programming for mainpll */
348 membus_pll_configs(plat, MEMBUS_MAINPLL);
349 /* Membus programming for peripll */
350 membus_pll_configs(plat, MEMBUS_PERPLL);
351
352 /* Enable Main pll clkslices */
353 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_MAINPLL_PLLC0) |
354 CLKMGR_PLLCX_EN_SET_MSK,
355 CLKMGR_MAINPLL_PLLC0);
356 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_MAINPLL_PLLC1) |
357 CLKMGR_PLLCX_EN_SET_MSK,
358 CLKMGR_MAINPLL_PLLC1);
359 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_MAINPLL_PLLC2) |
360 CLKMGR_PLLCX_EN_SET_MSK,
361 CLKMGR_MAINPLL_PLLC2);
362 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_MAINPLL_PLLC3) |
363 CLKMGR_PLLCX_EN_SET_MSK,
364 CLKMGR_MAINPLL_PLLC3);
365
366 /* Enable Periph pll clkslices */
367 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_PERPLL_PLLC0) |
368 CLKMGR_PLLCX_EN_SET_MSK,
369 CLKMGR_PERPLL_PLLC0);
370 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_PERPLL_PLLC1) |
371 CLKMGR_PLLCX_EN_SET_MSK,
372 CLKMGR_PERPLL_PLLC1);
373 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_PERPLL_PLLC2) |
374 CLKMGR_PLLCX_EN_SET_MSK,
375 CLKMGR_PERPLL_PLLC2);
376 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_PERPLL_PLLC3) |
377 CLKMGR_PLLCX_EN_SET_MSK,
378 CLKMGR_PERPLL_PLLC3);
379
Alif Zakuan Yuslaimi53f42e82025-02-18 16:34:49 +0800380 wait_for_bit_le32((const void *)(base_addr + CLKMGR_STAT),
381 CLKMGR_STAT_ALLPLL_LOCKED_MASK, true, 20000, false);
Jit Loon Lim977071e2024-03-12 22:01:03 +0800382
383 CM_REG_WRITEL(plat, CLKMGR_LOSTLOCK_SET_MASK, CLKMGR_MAINPLL_LOSTLOCK);
384 CM_REG_WRITEL(plat, CLKMGR_LOSTLOCK_SET_MASK, CLKMGR_PERPLL_LOSTLOCK);
385
386 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_MAINPLL_PLLGLOB) |
387 CLKMGR_PLLGLOB_CLR_LOSTLOCK_BYPASS_MASK,
388 CLKMGR_MAINPLL_PLLGLOB);
389 CM_REG_WRITEL(plat, CM_REG_READL(plat, CLKMGR_PERPLL_PLLGLOB) |
390 CLKMGR_PLLGLOB_CLR_LOSTLOCK_BYPASS_MASK,
391 CLKMGR_PERPLL_PLLGLOB);
392
393 /* Take all PLLs out of bypass */
394 clk_write_bypass_mainpll(plat, 0);
395 clk_write_bypass_perpll(plat, 0);
396
397 /* Clear the loss of lock bits (write 1 to clear) */
398 CM_REG_CLRBITS(plat, CLKMGR_INTRCLR,
399 CLKMGR_INTER_PERPLLLOST_MASK |
400 CLKMGR_INTER_MAINPLLLOST_MASK);
401
402 /* Take all ping pong counters out of reset */
403 CM_REG_CLRBITS(plat, CLKMGR_CTL_EXTCNTRST,
404 CLKMGR_CTL_EXTCNTRST_ALLCNTRST);
405
406#ifdef COUNTER_FREQUENCY_REAL
407 u32 cntfrq = COUNTER_FREQUENCY_REAL;
408 u32 counter_freq = 0;
409
410 /* Update with accurate clock frequency */
411 if (current_el() == 3) {
412 asm volatile("msr cntfrq_el0, %0" : : "r" (cntfrq) : "memory");
413 asm volatile("mrs %0, cntfrq_el0" : "=r" (counter_freq));
414 debug("Counter freq = 0x%x\n", counter_freq);
415 }
416#endif
417
418 /* Out of boot mode */
419 clk_write_ctrl(plat,
420 CM_REG_READL(plat, CLKMGR_CTRL) & ~CLKMGR_CTRL_BOOTMODE);
421 }
422}
423
424static u64 clk_get_vco_clk_hz(struct socfpga_clk_plat *plat,
425 u32 pllglob_reg, u32 pllm_reg)
426{
427 u64 fref, arefdiv, mdiv, reg, vco;
428
429 reg = CM_REG_READL(plat, pllglob_reg);
430
431 fref = (reg & CLKMGR_PLLGLOB_VCO_PSRC_MASK) >>
432 CLKMGR_PLLGLOB_VCO_PSRC_OFFSET;
433
434 switch (fref) {
435 case CLKMGR_VCO_PSRC_EOSC1:
436 fref = cm_get_osc_clk_hz();
437 break;
438 case CLKMGR_VCO_PSRC_INTOSC:
439 fref = cm_get_intosc_clk_hz();
440 break;
441 case CLKMGR_VCO_PSRC_F2S:
442 fref = cm_get_fpga_clk_hz();
443 break;
444 }
445
446 arefdiv = (reg & CLKMGR_PLLGLOB_AREFCLKDIV_MASK) >>
447 CLKMGR_PLLGLOB_AREFCLKDIV_OFFSET;
448
449 mdiv = CM_REG_READL(plat, pllm_reg) & CLKMGR_PLLM_MDIV_MASK;
450
451 vco = fref / arefdiv;
452 vco = vco * mdiv;
453
454 return vco;
455}
456
457static u64 clk_get_main_vco_clk_hz(struct socfpga_clk_plat *plat)
458{
459 return clk_get_vco_clk_hz(plat, CLKMGR_MAINPLL_PLLGLOB,
460 CLKMGR_MAINPLL_PLLM);
461}
462
463static u64 clk_get_per_vco_clk_hz(struct socfpga_clk_plat *plat)
464{
465 return clk_get_vco_clk_hz(plat, CLKMGR_PERPLL_PLLGLOB,
466 CLKMGR_PERPLL_PLLM);
467}
468
469static u32 clk_get_5_1_clk_src(struct socfpga_clk_plat *plat, u64 reg)
470{
471 u32 clksrc = CM_REG_READL(plat, reg);
472
473 return (clksrc & CLKMGR_CLKSRC_MASK) >> CLKMGR_CLKSRC_OFFSET;
474}
475
476static u64 clk_get_clksrc_hz(struct socfpga_clk_plat *plat, u32 clksrc_reg,
477 u32 main_reg, u32 per_reg)
478{
479 u64 clock;
480 u32 clklsrc = clk_get_5_1_clk_src(plat, clksrc_reg);
481
482 switch (clklsrc) {
483 case CLKMGR_CLKSRC_MAIN:
484 clock = clk_get_main_vco_clk_hz(plat);
485 clock /= (CM_REG_READL(plat, main_reg) &
486 CLKMGR_CLKCNT_MSK);
487 break;
488
489 case CLKMGR_CLKSRC_PER:
490 clock = clk_get_per_vco_clk_hz(plat);
491 clock /= (CM_REG_READL(plat, per_reg) &
492 CLKMGR_CLKCNT_MSK);
493 break;
494
495 case CLKMGR_CLKSRC_OSC1:
496 clock = cm_get_osc_clk_hz();
497 break;
498
499 case CLKMGR_CLKSRC_INTOSC:
500 clock = cm_get_intosc_clk_hz();
501 break;
502
503 case CLKMGR_CLKSRC_FPGA:
504 clock = cm_get_fpga_clk_hz();
505 break;
506 default:
507 return 0;
508 }
509
510 return clock;
511}
512
513static u64 clk_get_mpu_clk_hz(struct socfpga_clk_plat *plat)
514{
515 u64 clock;
516 u32 ctr_reg;
517 u32 cpu = ((read_mpidr() >> MPIDR_AFF1_OFFSET) & MPIDR_AFF1_OFFSET);
518
519 if (cpu > CORE1) {
520 ctr_reg = CLKMGR_CTL_CORE23CTR;
521
522 clock = clk_get_clksrc_hz(plat, ctr_reg,
523 CLKMGR_MAINPLL_PLLC0,
524 CLKMGR_PERPLL_PLLC0);
525 } else {
526 ctr_reg = CLKMGR_CTL_CORE01CTR;
527
528 clock = clk_get_clksrc_hz(plat, ctr_reg,
529 CLKMGR_MAINPLL_PLLC1,
530 CLKMGR_PERPLL_PLLC0);
531 }
532
533 if (cpu == CORE3)
534 ctr_reg = CLKMGR_CTL_CORE3CTR;
535 else if (cpu == CORE2)
536 ctr_reg = CLKMGR_CTL_CORE2CTR;
537 else
538 ctr_reg = CLKMGR_CTL_CORE01CTR;
539
540 clock /= 1 + (CM_REG_READL(plat, ctr_reg) &
541 CLKMGR_CLKCNT_MSK);
542
543 return clock;
544}
545
546static u32 clk_get_l3_main_clk_hz(struct socfpga_clk_plat *plat)
547{
548 return clk_get_clksrc_hz(plat, CLKMGR_MAINPLL_NOCCLK,
549 CLKMGR_MAINPLL_PLLC3,
550 CLKMGR_PERPLL_PLLC1);
551}
552
553static u32 clk_get_l4_main_clk_hz(struct socfpga_clk_plat *plat)
554{
555 u64 clock = clk_get_l3_main_clk_hz(plat);
556
557 return clock;
558}
559
560static u32 clk_get_l4_sp_clk_hz(struct socfpga_clk_plat *plat)
561{
562 u64 clock = clk_get_l3_main_clk_hz(plat);
563
564 clock /= BIT((CM_REG_READL(plat, CLKMGR_MAINPLL_NOCDIV) >>
565 CLKMGR_NOCDIV_L4SPCLK_OFFSET) &
566 CLKMGR_NOCDIV_DIVIDER_MASK);
567
568 return clock;
569}
570
571static u32 clk_get_l4_mp_clk_hz(struct socfpga_clk_plat *plat)
572{
573 u64 clock = clk_get_l3_main_clk_hz(plat);
574
575 clock /= BIT((CM_REG_READL(plat, CLKMGR_MAINPLL_NOCDIV) >>
576 CLKMGR_NOCDIV_L4MPCLK_OFFSET) &
577 CLKMGR_NOCDIV_DIVIDER_MASK);
578
579 return clock;
580}
581
582static u32 clk_get_sdmmc_clk_hz(struct socfpga_clk_plat *plat)
583{
584 u64 clock = clk_get_l4_mp_clk_hz(plat);
585
586 clock /= BIT((CM_REG_READL(plat, CLKMGR_MAINPLL_NOCDIV) >>
587 CLKMGR_NOCDIV_SOFTPHY_OFFSET) &
588 CLKMGR_NOCDIV_DIVIDER_MASK);
589
590 return clock;
591}
592
593static u32 clk_get_l4_sys_free_clk_hz(struct socfpga_clk_plat *plat)
594{
595 if (CM_REG_READL(plat, CLKMGR_STAT) & CLKMGR_STAT_BOOTMODE)
596 return clk_get_l3_main_clk_hz(plat) / 2;
597
598 return clk_get_l3_main_clk_hz(plat) / 4;
599}
600
601static u32 clk_get_emac_clk_hz(struct socfpga_clk_plat *plat, u32 emac_id)
602{
603 u32 ctl;
604 u32 ctr_reg;
605 u32 clock;
606 u32 div;
607 u32 reg;
608
609 if (emac_id == AGILEX5_EMAC_PTP_CLK) {
610 reg = CM_REG_READL(plat, CLKMGR_CTL_EMACPTPCTR);
611 ctr_reg = CLKMGR_CTL_EMACPTPCTR;
612 } else {
613 reg = CM_REG_READL(plat, CLKMGR_CTL_EMACACTR);
614 ctl = CM_REG_READL(plat, CLKMGR_PERPLL_EMACCTL);
615 if (emac_id == AGILEX5_EMAC0_CLK)
616 ctl = (ctl & CLKMGR_PERPLLGRP_EMACCTL_EMAC0SELB_MASK) >>
617 CLKMGR_PERPLLGRP_EMACCTL_EMAC0SELB_OFFSET;
618 else if (emac_id == AGILEX5_EMAC1_CLK)
619 ctl = (ctl & CLKMGR_PERPLLGRP_EMACCTL_EMAC1SELB_MASK) >>
620 CLKMGR_PERPLLGRP_EMACCTL_EMAC1SELB_OFFSET;
621 else if (emac_id == AGILEX5_EMAC2_CLK)
622 ctl = (ctl & CLKMGR_PERPLLGRP_EMACCTL_EMAC2SELB_MASK) >>
623 CLKMGR_PERPLLGRP_EMACCTL_EMAC2SELB_OFFSET;
624 else
625 return 0;
626
627 if (ctl) {
628 /* EMAC B source */
629 ctr_reg = CLKMGR_CTL_EMACBCTR;
630 } else {
631 /* EMAC A source */
632 ctr_reg = CLKMGR_CTL_EMACACTR;
633 }
634 }
635 /* Get EMAC clock source */
636 clock = (reg & CLKMGR_CTL_EMACCTR_SRC_MASK)
637 >> CLKMGR_CTL_EMACCTR_SRC_OFFSET;
638
639 reg = CM_REG_READL(plat, ctr_reg);
640 div = (reg & CLKMGR_CTL_EMACCTR_CNT_MASK)
641 >> CLKMGR_CTL_EMACCTR_CNT_OFFSET;
642
643 switch (clock) {
644 case CLKMGR_CLKSRC_MAIN:
645 clock = clk_get_main_vco_clk_hz(plat);
646
647 if (emac_id == AGILEX5_EMAC_PTP_CLK) {
648 clock /= (CM_REG_READL(plat, CLKMGR_MAINPLL_PLLC3) &
649 CLKMGR_CLKCNT_MSK);
650 } else {
651 clock /= (CM_REG_READL(plat, CLKMGR_MAINPLL_PLLC1) &
652 CLKMGR_CLKCNT_MSK);
653 }
654 break;
655
656 case CLKMGR_CLKSRC_PER:
657 clock = clk_get_per_vco_clk_hz(plat);
658
659 clock /= (CM_REG_READL(plat, CLKMGR_PERPLL_PLLC3) &
660 CLKMGR_CLKCNT_MSK);
661 break;
662
663 case CLKMGR_CLKSRC_OSC1:
664 clock = cm_get_osc_clk_hz();
665 break;
666
667 case CLKMGR_CLKSRC_INTOSC:
668 clock = cm_get_intosc_clk_hz();
669 break;
670
671 case CLKMGR_CLKSRC_FPGA:
672 clock = cm_get_fpga_clk_hz();
673 break;
674 }
675
676 clock /= 1 + div;
677
678 return clock;
679}
680
681static ulong socfpga_clk_get_rate(struct clk *clk)
682{
683 struct socfpga_clk_plat *plat = dev_get_plat(clk->dev);
684
685 switch (clk->id) {
686 case AGILEX5_MPU_CLK:
687 return clk_get_mpu_clk_hz(plat);
688 case AGILEX5_L4_MAIN_CLK:
689 return clk_get_l4_main_clk_hz(plat);
690 case AGILEX5_L4_SYS_FREE_CLK:
691 return clk_get_l4_sys_free_clk_hz(plat);
692 case AGILEX5_L4_MP_CLK:
693 return clk_get_l4_mp_clk_hz(plat);
694 case AGILEX5_L4_SP_CLK:
695 return clk_get_l4_sp_clk_hz(plat);
696 case AGILEX5_SDMMC_CLK:
697 case AGILEX5_NAND_CLK:
698 return clk_get_sdmmc_clk_hz(plat);
699 case AGILEX5_EMAC0_CLK:
700 case AGILEX5_EMAC1_CLK:
701 case AGILEX5_EMAC2_CLK:
702 case AGILEX5_EMAC_PTP_CLK:
703 return clk_get_emac_clk_hz(plat, clk->id);
704 case AGILEX5_USB_CLK:
705 case AGILEX5_NAND_X_CLK:
706 return clk_get_l4_mp_clk_hz(plat);
707 default:
708 return -ENXIO;
709 }
710}
711
712static int socfpga_clk_enable(struct clk *clk)
713{
714 return 0;
715}
716
717static int socfpga_clk_probe(struct udevice *dev)
718{
719 const struct cm_config *cm_default_cfg = cm_get_default_config();
720
721 clk_basic_init(dev, cm_default_cfg);
722
723 return 0;
724}
725
726static int socfpga_clk_of_to_plat(struct udevice *dev)
727{
728 struct socfpga_clk_plat *plat = dev_get_plat(dev);
729 fdt_addr_t addr;
730
731 addr = dev_read_addr(dev);
732 if (addr == FDT_ADDR_T_NONE)
733 return -EINVAL;
734 plat->regs = (void __iomem *)addr;
735
736 return 0;
737}
738
739static struct clk_ops socfpga_clk_ops = {
740 .enable = socfpga_clk_enable,
741 .get_rate = socfpga_clk_get_rate,
742};
743
744static const struct udevice_id socfpga_clk_match[] = {
745 { .compatible = "intel,agilex5-clkmgr" },
746 {}
747};
748
749U_BOOT_DRIVER(socfpga_agilex5_clk) = {
750 .name = "clk-agilex5",
751 .id = UCLASS_CLK,
752 .of_match = socfpga_clk_match,
753 .ops = &socfpga_clk_ops,
754 .probe = socfpga_clk_probe,
755 .of_to_plat = socfpga_clk_of_to_plat,
756 .plat_auto = sizeof(struct socfpga_clk_plat),
757};