blob: 540e3c2f722dac06f1b8f07b2ac09369c635b6cd [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM720 CPU-core
3 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02004 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
wdenkfe8c2802002-11-03 00:38:21 +00006 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenkfa366cc2004-07-11 22:27:55 +000017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkfe8c2802002-11-03 00:38:21 +000018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
Wolfgang Denk0191e472010-10-26 14:34:52 +020026#include <asm-offsets.h>
wdenkfe8c2802002-11-03 00:38:21 +000027#include <config.h>
28#include <version.h>
wdenkf2140d52004-07-01 16:30:44 +000029#include <asm/hardware.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
wdenkfa366cc2004-07-11 22:27:55 +000041_start: b reset
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
Gary Jennejohn7968bb52007-01-24 12:16:56 +010046#ifdef CONFIG_LPC2292
47 .word 0xB4405F76 /* 2's complement of the checksum of the vectors */
48#else
wdenkfe8c2802002-11-03 00:38:21 +000049 ldr pc, _not_used
Gary Jennejohn7968bb52007-01-24 12:16:56 +010050#endif
wdenkfe8c2802002-11-03 00:38:21 +000051 ldr pc, _irq
52 ldr pc, _fiq
53
wdenkfa366cc2004-07-11 22:27:55 +000054_undefined_instruction: .word undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +000055_software_interrupt: .word software_interrupt
56_prefetch_abort: .word prefetch_abort
57_data_abort: .word data_abort
58_not_used: .word not_used
59_irq: .word irq
60_fiq: .word fiq
61
62 .balignl 16,0xdeadbeef
63
64
65/*
66 *************************************************************************
67 *
68 * Startup Code (reset vector)
69 *
wdenk927034e2004-02-08 19:38:38 +000070 * do important init only if we don't start from RAM!
wdenkfe8c2802002-11-03 00:38:21 +000071 * relocate armboot to ram
72 * setup stack
73 * jump to second stage
74 *
75 *************************************************************************
76 */
77
Heiko Schochercad80e12010-09-17 13:10:52 +020078.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000079_TEXT_BASE:
Wolfgang Denk0708bc62010-10-07 21:51:12 +020080 .word CONFIG_SYS_TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000081
wdenkfe8c2802002-11-03 00:38:21 +000082/*
wdenk927034e2004-02-08 19:38:38 +000083 * These are defined in the board-specific linker script.
Albert Aribaud126897e2010-11-25 22:45:02 +010084 * Subtracting _start from them lets the linker put their
85 * relative position in the executable instead of leaving
86 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000087 */
Albert Aribaud126897e2010-11-25 22:45:02 +010088.globl _bss_start_ofs
89_bss_start_ofs:
90 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +000091
Albert Aribaud126897e2010-11-25 22:45:02 +010092.globl _bss_end_ofs
93_bss_end_ofs:
Po-Yu Chuangcedbf4b2011-03-01 22:59:59 +000094 .word __bss_end__ - _start
wdenkfe8c2802002-11-03 00:38:21 +000095
Po-Yu Chuang1864b002011-03-01 23:02:04 +000096.globl _end_ofs
97_end_ofs:
98 .word _end - _start
99
wdenkfe8c2802002-11-03 00:38:21 +0000100#ifdef CONFIG_USE_IRQ
101/* IRQ stack memory (calculated at run-time) */
102.globl IRQ_STACK_START
103IRQ_STACK_START:
104 .word 0x0badc0de
105
106/* IRQ stack memory (calculated at run-time) */
107.globl FIQ_STACK_START
108FIQ_STACK_START:
109 .word 0x0badc0de
110#endif
Heiko Schochercad80e12010-09-17 13:10:52 +0200111
Heiko Schochercad80e12010-09-17 13:10:52 +0200112/* IRQ stack memory (calculated at run-time) + 8 bytes */
113.globl IRQ_STACK_START_IN
114IRQ_STACK_START_IN:
115 .word 0x0badc0de
116
Heiko Schochercad80e12010-09-17 13:10:52 +0200117/*
118 * the actual reset code
119 */
120
121reset:
122 /*
123 * set the cpu to SVC32 mode
124 */
125 mrs r0,cpsr
126 bic r0,r0,#0x1f
127 orr r0,r0,#0xd3
128 msr cpsr,r0
129
130 /*
131 * we do sys-critical inits only at reboot,
132 * not when booting from ram!
133 */
134#ifndef CONFIG_SKIP_LOWLEVEL_INIT
135 bl cpu_init_crit
136#endif
137
138#ifdef CONFIG_LPC2292
139 bl lowlevel_init
140#endif
141
142/* Set stackpointer in internal RAM to call board_init_f */
143call_board_init_f:
144 ldr sp, =(CONFIG_SYS_INIT_SP_ADDR)
Heiko Schocher17f288a2010-11-12 07:53:55 +0100145 bic sp, sp, #7 /* 8-byte alignment for ABI compliance */
Heiko Schochercad80e12010-09-17 13:10:52 +0200146 ldr r0,=0x00000000
147 bl board_init_f
148
149/*------------------------------------------------------------------------------*/
150
151/*
152 * void relocate_code (addr_sp, gd, addr_moni)
153 *
154 * This "function" does not return, instead it continues in RAM
155 * after relocating the monitor code.
156 *
157 */
158 .globl relocate_code
159relocate_code:
160 mov r4, r0 /* save addr_sp */
161 mov r5, r1 /* save addr of gd */
162 mov r6, r2 /* save addr of destination */
Heiko Schochercad80e12010-09-17 13:10:52 +0200163
164 /* Set up the stack */
165stack_setup:
166 mov sp, r4
167
168 adr r0, _start
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100169 cmp r0, r6
170 beq clear_bss /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100171 mov r1, r6 /* r1 <- scratch for copy_loop */
Albert Aribaud126897e2010-11-25 22:45:02 +0100172 ldr r3, _bss_start_ofs
173 add r2, r0, r3 /* r2 <- source end address */
Heiko Schochercad80e12010-09-17 13:10:52 +0200174
Heiko Schochercad80e12010-09-17 13:10:52 +0200175copy_loop:
176 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100177 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200178 cmp r0, r2 /* until source end address [r2] */
179 blo copy_loop
Heiko Schochercad80e12010-09-17 13:10:52 +0200180
Aneesh V552a3192011-07-13 05:11:07 +0000181#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100182 /*
183 * fix .rel.dyn relocations
184 */
185 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100186 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud126897e2010-11-25 22:45:02 +0100187 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
188 add r10, r10, r0 /* r10 <- sym table in FLASH */
189 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
190 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
191 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
192 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schochercad80e12010-09-17 13:10:52 +0200193fixloop:
Albert Aribaud126897e2010-11-25 22:45:02 +0100194 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
195 add r0, r0, r9 /* r0 <- location to fix up in RAM */
196 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100197 and r7, r1, #0xff
198 cmp r7, #23 /* relative fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100199 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100200 cmp r7, #2 /* absolute fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100201 beq fixabs
202 /* ignore unknown type of fixup */
203 b fixnext
204fixabs:
205 /* absolute fix: set location to (offset) symbol value */
206 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
207 add r1, r10, r1 /* r1 <- address of symbol in table */
208 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100209 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud126897e2010-11-25 22:45:02 +0100210 b fixnext
211fixrel:
212 /* relative fix: increase location by offset */
213 ldr r1, [r0]
214 add r1, r1, r9
215fixnext:
216 str r1, [r0]
217 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schochercad80e12010-09-17 13:10:52 +0200218 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200219 blo fixloop
Heiko Schochercad80e12010-09-17 13:10:52 +0200220#endif
wdenkfe8c2802002-11-03 00:38:21 +0000221
Heiko Schochercad80e12010-09-17 13:10:52 +0200222clear_bss:
Aneesh V552a3192011-07-13 05:11:07 +0000223#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100224 ldr r0, _bss_start_ofs
225 ldr r1, _bss_end_ofs
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100226 mov r4, r6 /* reloc addr */
Heiko Schochercad80e12010-09-17 13:10:52 +0200227 add r0, r0, r4
Heiko Schochercad80e12010-09-17 13:10:52 +0200228 add r1, r1, r4
229 mov r2, #0x00000000 /* clear */
230
231clbss_l:str r2, [r0] /* clear loop... */
232 add r0, r0, #4
233 cmp r0, r1
234 bne clbss_l
235
236 bl coloured_LED_init
Jason Kridneraff0aa82011-09-04 14:40:16 -0400237 bl red_led_on
Heiko Schochercad80e12010-09-17 13:10:52 +0200238#endif
239
240/*
241 * We are done. Do not return, instead branch to second part of board
242 * initialization, now running from RAM.
243 */
Albert Aribaud126897e2010-11-25 22:45:02 +0100244 ldr r0, _board_init_r_ofs
245 adr r1, _start
246 add lr, r0, r1
247 add lr, lr, r9
Heiko Schochercad80e12010-09-17 13:10:52 +0200248 /* setup parameters for board_init_r */
249 mov r0, r5 /* gd_t */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100250 mov r1, r6 /* dest_addr */
Heiko Schochercad80e12010-09-17 13:10:52 +0200251 /* jump to it ... */
Heiko Schochercad80e12010-09-17 13:10:52 +0200252 mov pc, lr
253
Albert Aribaud126897e2010-11-25 22:45:02 +0100254_board_init_r_ofs:
255 .word board_init_r - _start
256
257_rel_dyn_start_ofs:
258 .word __rel_dyn_start - _start
259_rel_dyn_end_ofs:
260 .word __rel_dyn_end - _start
261_dynsym_start_ofs:
262 .word __dynsym_start - _start
Heiko Schochercad80e12010-09-17 13:10:52 +0200263
wdenkfe8c2802002-11-03 00:38:21 +0000264/*
265 *************************************************************************
266 *
267 * CPU_init_critical registers
268 *
269 * setup important registers
270 * setup memory timing
271 *
272 *************************************************************************
273 */
274
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200275#if defined(CONFIG_LPC2292)
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100276PLLCFG_ADR: .word PLLCFG
277PLLFEED_ADR: .word PLLFEED
278PLLCON_ADR: .word PLLCON
279PLLSTAT_ADR: .word PLLSTAT
280VPBDIV_ADR: .word VPBDIV
281MEMMAP_ADR: .word MEMMAP
282
wdenkf2140d52004-07-01 16:30:44 +0000283#endif
284
wdenkfe8c2802002-11-03 00:38:21 +0000285cpu_init_crit:
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200286#if defined(CONFIG_NETARM)
wdenk2ebee312004-02-23 19:30:57 +0000287 /*
288 * prior to software reset : need to set pin PORTC4 to be *HRESET
289 */
290 ldr r0, =NETARM_GEN_MODULE_BASE
291 ldr r1, =(NETARM_GEN_PORT_MODE(0x10) | \
292 NETARM_GEN_PORT_DIR(0x10))
293 str r1, [r0, #+NETARM_GEN_PORTC]
294 /*
295 * software reset : see HW Ref. Guide 8.2.4 : Software Service register
wdenkfa366cc2004-07-11 22:27:55 +0000296 * for an explanation of this process
wdenk2ebee312004-02-23 19:30:57 +0000297 */
298 ldr r0, =NETARM_GEN_MODULE_BASE
299 ldr r1, =NETARM_GEN_SW_SVC_RESETA
300 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
301 ldr r1, =NETARM_GEN_SW_SVC_RESETB
302 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
303 ldr r1, =NETARM_GEN_SW_SVC_RESETA
304 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
305 ldr r1, =NETARM_GEN_SW_SVC_RESETB
306 str r1, [r0, #+NETARM_GEN_SOFTWARE_SERVICE]
307 /*
308 * setup PLL and System Config
309 */
310 ldr r0, =NETARM_GEN_MODULE_BASE
311
312 ldr r1, =( NETARM_GEN_SYS_CFG_LENDIAN | \
313 NETARM_GEN_SYS_CFG_BUSFULL | \
314 NETARM_GEN_SYS_CFG_USER_EN | \
315 NETARM_GEN_SYS_CFG_ALIGN_ABORT | \
316 NETARM_GEN_SYS_CFG_BUSARB_INT | \
317 NETARM_GEN_SYS_CFG_BUSMON_EN )
318
319 str r1, [r0, #+NETARM_GEN_SYSTEM_CONTROL]
320
Wolfgang Denk3193a652005-10-09 01:41:48 +0200321#ifndef CONFIG_NETARM_PLL_BYPASS
wdenk2ebee312004-02-23 19:30:57 +0000322 ldr r1, =( NETARM_GEN_PLL_CTL_PLLCNT(NETARM_PLL_COUNT_VAL) | \
323 NETARM_GEN_PLL_CTL_POLTST_DEF | \
324 NETARM_GEN_PLL_CTL_INDIV(1) | \
325 NETARM_GEN_PLL_CTL_ICP_DEF | \
326 NETARM_GEN_PLL_CTL_OUTDIV(2) )
327 str r1, [r0, #+NETARM_GEN_PLL_CONTROL]
Wolfgang Denk3193a652005-10-09 01:41:48 +0200328#endif
329
wdenk2ebee312004-02-23 19:30:57 +0000330 /*
331 * mask all IRQs by clearing all bits in the INTMRs
332 */
333 mov r1, #0
334 ldr r0, =NETARM_GEN_MODULE_BASE
335 str r1, [r0, #+NETARM_GEN_INTR_ENABLE]
wdenkf2140d52004-07-01 16:30:44 +0000336
337#elif defined(CONFIG_S3C4510B)
338
339 /*
340 * Mask off all IRQ sources
341 */
342 ldr r1, =REG_INTMASK
343 ldr r0, =0x3FFFFF
344 str r0, [r1]
345
346 /*
347 * Disable Cache
348 */
349 ldr r0, =REG_SYSCFG
wdenkfa366cc2004-07-11 22:27:55 +0000350 ldr r1, =0x83ffffa0 /* cache-disabled */
wdenkf2140d52004-07-01 16:30:44 +0000351 str r1, [r0]
352
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200353#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
354 /* No specific initialisation for IntegratorAP/CM720T as yet */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100355#elif defined(CONFIG_LPC2292)
356 /* Set-up PLL */
357 mov r3, #0xAA
358 mov r4, #0x55
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100359 /* First disconnect and disable the PLL */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100360 ldr r0, PLLCON_ADR
361 mov r1, #0x00
362 str r1, [r0]
363 ldr r0, PLLFEED_ADR /* start feed sequence */
364 str r3, [r0]
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100365 str r4, [r0] /* feed sequence done */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100366 /* Set new M and P values */
367 ldr r0, PLLCFG_ADR
368 mov r1, #0x23 /* M=4 and P=2 */
369 str r1, [r0]
370 ldr r0, PLLFEED_ADR /* start feed sequence */
371 str r3, [r0]
372 str r4, [r0] /* feed sequence done */
373 /* Then enable the PLL */
374 ldr r0, PLLCON_ADR
375 mov r1, #0x01 /* PLL enable bit */
376 str r1, [r0]
377 ldr r0, PLLFEED_ADR /* start feed sequence */
378 str r3, [r0]
379 str r4, [r0] /* feed sequence done */
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100380 /* Wait for the lock */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100381 ldr r0, PLLSTAT_ADR
382 mov r1, #0x400 /* lock bit */
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100383lock_loop:
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100384 ldr r2, [r0]
385 and r2, r1, r2
386 cmp r2, #0
387 beq lock_loop
388 /* And finally connect the PLL */
389 ldr r0, PLLCON_ADR
390 mov r1, #0x03 /* PLL enable bit and connect bit */
391 str r1, [r0]
392 ldr r0, PLLFEED_ADR /* start feed sequence */
393 str r3, [r0]
Wolfgang Denk62e8a972007-01-30 00:50:40 +0100394 str r4, [r0] /* feed sequence done */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100395 /* Set-up VPBDIV register */
396 ldr r0, VPBDIV_ADR
397 mov r1, #0x01 /* VPB clock is same as process clock */
398 str r1, [r0]
wdenkf2140d52004-07-01 16:30:44 +0000399#else
400#error No cpu_init_crit() defined for current CPU type
401#endif
wdenkfe8c2802002-11-03 00:38:21 +0000402
403#ifdef CONFIG_ARM7_REVD
404 /* set clock speed */
405 /* !!! we run @ 36 MHz due to a hardware flaw in Rev. D processors */
406 /* !!! not doing DRAM refresh properly! */
407 ldr r0, SYSCON3
408 ldr r1, [r0]
409 bic r1, r1, #CLKCTL
410 orr r1, r1, #CLKCTL_36
411 str r1, [r0]
412#endif
413
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100414#ifndef CONFIG_LPC2292
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200415 mov ip, lr
wdenkfe8c2802002-11-03 00:38:21 +0000416 /*
417 * before relocating, we have to setup RAM timing
wdenk927034e2004-02-08 19:38:38 +0000418 * because memory timing is board-dependent, you will
wdenk336b2bc2005-04-02 23:52:25 +0000419 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000420 */
wdenk336b2bc2005-04-02 23:52:25 +0000421 bl lowlevel_init
wdenkfe8c2802002-11-03 00:38:21 +0000422 mov lr, ip
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100423#endif
wdenkfe8c2802002-11-03 00:38:21 +0000424
425 mov pc, lr
426
427
wdenkfe8c2802002-11-03 00:38:21 +0000428/*
429 *************************************************************************
430 *
431 * Interrupt handling
432 *
433 *************************************************************************
434 */
435
436@
437@ IRQ stack frame.
438@
439#define S_FRAME_SIZE 72
440
441#define S_OLD_R0 68
442#define S_PSR 64
443#define S_PC 60
444#define S_LR 56
445#define S_SP 52
446
447#define S_IP 48
448#define S_FP 44
449#define S_R10 40
450#define S_R9 36
451#define S_R8 32
452#define S_R7 28
453#define S_R6 24
454#define S_R5 20
455#define S_R4 16
456#define S_R3 12
457#define S_R2 8
458#define S_R1 4
459#define S_R0 0
460
461#define MODE_SVC 0x13
462#define I_BIT 0x80
463
464/*
465 * use bad_save_user_regs for abort/prefetch/undef/swi ...
466 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
467 */
468
469 .macro bad_save_user_regs
470 sub sp, sp, #S_FRAME_SIZE
471 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkfa366cc2004-07-11 22:27:55 +0000472 add r8, sp, #S_PC
wdenkfe8c2802002-11-03 00:38:21 +0000473
Heiko Schochercad80e12010-09-17 13:10:52 +0200474 ldr r2, IRQ_STACK_START_IN
wdenkfa366cc2004-07-11 22:27:55 +0000475 ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0
wdenkfe8c2802002-11-03 00:38:21 +0000476 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
477
478 add r5, sp, #S_SP
479 mov r1, lr
wdenkfa366cc2004-07-11 22:27:55 +0000480 stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r
wdenkfe8c2802002-11-03 00:38:21 +0000481 mov r0, sp
482 .endm
483
484 .macro irq_save_user_regs
485 sub sp, sp, #S_FRAME_SIZE
486 stmia sp, {r0 - r12} @ Calling r0-r12
wdenkfa366cc2004-07-11 22:27:55 +0000487 add r8, sp, #S_PC
488 stmdb r8, {sp, lr}^ @ Calling SP, LR
489 str lr, [r8, #0] @ Save calling PC
490 mrs r6, spsr
491 str r6, [r8, #4] @ Save CPSR
492 str r0, [r8, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000493 mov r0, sp
494 .endm
495
496 .macro irq_restore_user_regs
497 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
498 mov r0, r0
499 ldr lr, [sp, #S_PC] @ Get PC
500 add sp, sp, #S_FRAME_SIZE
501 subs pc, lr, #4 @ return & move spsr_svc into cpsr
502 .endm
503
504 .macro get_bad_stack
Heiko Schochercad80e12010-09-17 13:10:52 +0200505 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000506
507 str lr, [r13] @ save caller lr / spsr
508 mrs lr, spsr
wdenkfa366cc2004-07-11 22:27:55 +0000509 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000510
511 mov r13, #MODE_SVC @ prepare SVC-Mode
512 msr spsr_c, r13
513 mov lr, pc
514 movs pc, lr
515 .endm
516
517 .macro get_irq_stack @ setup IRQ stack
518 ldr sp, IRQ_STACK_START
519 .endm
520
521 .macro get_fiq_stack @ setup FIQ stack
522 ldr sp, FIQ_STACK_START
523 .endm
524
525/*
526 * exception handlers
527 */
wdenkfa366cc2004-07-11 22:27:55 +0000528 .align 5
wdenkfe8c2802002-11-03 00:38:21 +0000529undefined_instruction:
530 get_bad_stack
531 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000532 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000533
534 .align 5
535software_interrupt:
536 get_bad_stack
537 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000538 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000539
540 .align 5
541prefetch_abort:
542 get_bad_stack
543 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000544 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000545
546 .align 5
547data_abort:
548 get_bad_stack
549 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000550 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000551
552 .align 5
553not_used:
554 get_bad_stack
555 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000556 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000557
558#ifdef CONFIG_USE_IRQ
559
560 .align 5
561irq:
562 get_irq_stack
563 irq_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000564 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000565 irq_restore_user_regs
566
567 .align 5
568fiq:
569 get_fiq_stack
570 /* someone ought to write a more effiction fiq_save_user_regs */
571 irq_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000572 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000573 irq_restore_user_regs
574
575#else
576
577 .align 5
578irq:
579 get_bad_stack
580 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000581 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000582
583 .align 5
584fiq:
585 get_bad_stack
586 bad_save_user_regs
wdenkfa366cc2004-07-11 22:27:55 +0000587 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000588
589#endif
590
Wolfgang Denk9ece4e62011-09-05 14:37:30 +0200591#if defined(CONFIG_NETARM)
wdenkf2140d52004-07-01 16:30:44 +0000592 .align 5
593.globl reset_cpu
594reset_cpu:
wdenk2ebee312004-02-23 19:30:57 +0000595 ldr r1, =NETARM_MEM_MODULE_BASE
596 ldr r0, [r1, #+NETARM_MEM_CS0_BASE_ADDR]
597 ldr r1, =0xFFFFF000
598 and r0, r1, r0
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200599 ldr r1, =(relocate-CONFIG_SYS_TEXT_BASE)
wdenk2ebee312004-02-23 19:30:57 +0000600 add r0, r1, r0
601 ldr r4, =NETARM_GEN_MODULE_BASE
602 ldr r1, =NETARM_GEN_SW_SVC_RESETA
603 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
604 ldr r1, =NETARM_GEN_SW_SVC_RESETB
605 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
606 ldr r1, =NETARM_GEN_SW_SVC_RESETA
607 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
608 ldr r1, =NETARM_GEN_SW_SVC_RESETB
609 str r1, [r4, #+NETARM_GEN_SOFTWARE_SERVICE]
610 mov pc, r0
wdenkf2140d52004-07-01 16:30:44 +0000611#elif defined(CONFIG_S3C4510B)
612/* Nothing done here as reseting the CPU is board specific, depending
613 * on external peripherals such as watchdog timers, etc. */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200614#elif defined(CONFIG_INTEGRATOR) && defined(CONFIG_ARCH_INTEGRATOR)
615 /* No specific reset actions for IntegratorAP/CM720T as yet */
Gary Jennejohn7968bb52007-01-24 12:16:56 +0100616#elif defined(CONFIG_LPC2292)
617 .align 5
618.globl reset_cpu
619reset_cpu:
620 mov pc, r0
wdenkf2140d52004-07-01 16:30:44 +0000621#else
622#error No reset_cpu() defined for current CPU type
wdenk2ebee312004-02-23 19:30:57 +0000623#endif