blob: 4a2b37653e08fab39a63f684e5db6f43e2f62381 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5272C3 board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
wdenkabf7a7c2003-12-08 01:34:36 +00007
wdenke65527f2004-02-12 00:47:09 +00008/*
9 * board/config.h - configuration options, board specific
10 */
wdenkabf7a7c2003-12-08 01:34:36 +000011
wdenke65527f2004-02-12 00:47:09 +000012#ifndef _M5272C3_H
13#define _M5272C3_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
wdenkabf7a7c2003-12-08 01:34:36 +000019
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_UART_PORT (0)
wdenke65527f2004-02-12 00:47:09 +000021
wdenke65527f2004-02-12 00:47:09 +000022#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
23
TsiChungLiew1692b482007-08-15 20:32:06 -050024#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000025
26/* Configuration for environment
27 * Environment is embedded in u-boot in the second sector of the flash
28 */
wdenke65527f2004-02-12 00:47:09 +000029
angelo@sysam.it6312a952015-03-29 22:54:16 +020030#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060031 . = DEFINED(env_offset) ? env_offset : .; \
32 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +020033
TsiChungLiew1692b482007-08-15 20:32:06 -050034#ifdef CONFIG_MCFFEC
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035# define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
37# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050038# define FECDUPLEX FULL
39# define FECSPEED _100BASET
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050041#endif
42
43#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050044# define CONFIG_IPADDR 192.162.1.2
45# define CONFIG_NETMASK 255.255.255.0
46# define CONFIG_SERVERIP 192.162.1.1
47# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050048#endif /* CONFIG_MCFFEC */
49
Mario Six790d8442018-03-28 14:38:20 +020050#define CONFIG_HOSTNAME "M5272C3"
TsiChungLiew1692b482007-08-15 20:32:06 -050051#define CONFIG_EXTRA_ENV_SETTINGS \
52 "netdev=eth0\0" \
53 "loadaddr=10000\0" \
54 "u-boot=u-boot.bin\0" \
55 "load=tftp ${loadaddr) ${u-boot}\0" \
56 "upd=run load; run prog\0" \
57 "prog=prot off ffe00000 ffe3ffff;" \
58 "era ffe00000 ffe3ffff;" \
59 "cp.b ${loadaddr} ffe00000 ${filesize};"\
60 "save\0" \
61 ""
wdenke65527f2004-02-12 00:47:09 +000062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_CLK 66000000
wdenke65527f2004-02-12 00:47:09 +000064
65/*
66 * Low Level Configuration Settings
67 * (address mappings, register initial values, etc.)
68 * You should know what you are doing if you make changes here.
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
71#define CONFIG_SYS_SCR 0x0003
72#define CONFIG_SYS_SPR 0xffff
wdenke65527f2004-02-12 00:47:09 +000073
wdenke65527f2004-02-12 00:47:09 +000074/*-----------------------------------------------------------------------
75 * Definitions for initial stack pointer and data area (in DPRAM)
76 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020078#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
wdenke65527f2004-02-12 00:47:09 +000079
80/*-----------------------------------------------------------------------
81 * Start addresses for the final memory configuration
82 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +000084 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_SDRAM_BASE 0x00000000
86#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
87#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenke65527f2004-02-12 00:47:09 +000088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_MONITOR_LEN 0x20000
wdenke65527f2004-02-12 00:47:09 +000090
91/*
92 * For booting Linux, the board info and command line data
93 * have to be in the first 8 MB of memory, since this is
94 * the maximum mapped by the Linux kernel during initialization ??
95 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +000097
TsiChung Liew12b340a2008-10-21 14:19:26 +000098/*
wdenke65527f2004-02-12 00:47:09 +000099 * FLASH organization
100 */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000101#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew12b340a2008-10-21 14:19:26 +0000102# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000103# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000104#endif
wdenke65527f2004-02-12 00:47:09 +0000105
106/*-----------------------------------------------------------------------
107 * Cache Configuration
108 */
wdenke65527f2004-02-12 00:47:09 +0000109
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600110#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200111 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600112#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200113 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600114#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
115#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
116 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
117 CF_ACR_EN | CF_ACR_SM_ALL)
118#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
119 CF_CACR_DISD | CF_CACR_INVI | \
120 CF_CACR_CEIB | CF_CACR_DCM | \
121 CF_CACR_EUSP)
122
wdenke65527f2004-02-12 00:47:09 +0000123/*-----------------------------------------------------------------------
wdenke65527f2004-02-12 00:47:09 +0000124 * Port configuration
125 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_PACNT 0x00000000
127#define CONFIG_SYS_PADDR 0x0000
128#define CONFIG_SYS_PADAT 0x0000
129#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
130#define CONFIG_SYS_PBDDR 0x0000
131#define CONFIG_SYS_PBDAT 0x0000
132#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500133#endif /* _M5272C3_H */