Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003-2004 |
| 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | |
| 9 | /************************************************************************* |
| 10 | * (c) 2005 esd gmbh Hannover |
| 11 | * |
| 12 | * |
| 13 | * from IceCube.h file |
| 14 | * by Reinhard Arlt reinhard.arlt@esd-electronics.com |
| 15 | * |
| 16 | *************************************************************************/ |
| 17 | |
| 18 | #ifndef __CONFIG_H |
| 19 | #define __CONFIG_H |
| 20 | |
| 21 | /* |
| 22 | * High Level Configuration Options |
| 23 | * (easy to change) |
| 24 | */ |
| 25 | |
Masahiro Yamada | 608ed2c | 2014-01-16 11:03:07 +0900 | [diff] [blame] | 26 | #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 27 | #define CONFIG_ICECUBE 1 /* ... on IceCube board */ |
| 28 | #define CONFIG_MECP5200 1 /* ... on MECP5200 board */ |
| 29 | #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */ |
| 30 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 31 | #ifndef CONFIG_SYS_TEXT_BASE |
| 32 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 33 | #endif |
| 34 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 35 | #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 36 | |
Becky Bruce | 03ea1be | 2008-05-08 19:02:12 -0500 | [diff] [blame] | 37 | #define CONFIG_HIGH_BATS 1 /* High BATs supported */ |
| 38 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 39 | /* |
| 40 | * Serial console configuration |
| 41 | */ |
| 42 | #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */ |
| 43 | #if 0 /* test-only */ |
| 44 | #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */ |
| 45 | #else |
| 46 | #define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */ |
| 47 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 48 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 49 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 50 | #define CONFIG_MII |
| 51 | #if 0 /* test-only !!! */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 52 | #define CONFIG_EEPRO100 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 53 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 54 | #define CONFIG_NS8382X 1 |
| 55 | #endif |
| 56 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 57 | /* Partitions */ |
| 58 | #define CONFIG_MAC_PARTITION |
| 59 | #define CONFIG_DOS_PARTITION |
| 60 | |
| 61 | /* USB */ |
| 62 | #if 0 |
| 63 | #define CONFIG_USB_OHCI |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 64 | #define CONFIG_USB_STORAGE |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 65 | #endif |
| 66 | |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 67 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 68 | /* |
Jon Loeliger | 140b69c | 2007-07-10 09:38:02 -0500 | [diff] [blame] | 69 | * BOOTP options |
| 70 | */ |
| 71 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 72 | #define CONFIG_BOOTP_BOOTPATH |
| 73 | #define CONFIG_BOOTP_GATEWAY |
| 74 | #define CONFIG_BOOTP_HOSTNAME |
| 75 | |
| 76 | |
| 77 | /* |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 78 | * Command line configuration. |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 79 | */ |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 80 | #include <config_cmd_default.h> |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 81 | |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 82 | #define CONFIG_CMD_EEPROM |
| 83 | #define CONFIG_CMD_FAT |
| 84 | #define CONFIG_CMD_EXT2 |
| 85 | #define CONFIG_CMD_I2C |
| 86 | #define CONFIG_CMD_IDE |
| 87 | #define CONFIG_CMD_BSP |
| 88 | #define CONFIG_CMD_ELF |
| 89 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 90 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 91 | #if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 92 | # define CONFIG_SYS_LOWBOOT 1 |
| 93 | # define CONFIG_SYS_LOWBOOT16 1 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 94 | #endif |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 95 | #if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 96 | # define CONFIG_SYS_LOWBOOT 1 |
| 97 | # define CONFIG_SYS_LOWBOOT08 1 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 98 | #endif |
| 99 | |
| 100 | /* |
| 101 | * Autobooting |
| 102 | */ |
| 103 | #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */ |
| 104 | |
| 105 | #define CONFIG_PREBOOT "echo;" \ |
| 106 | "echo Welcome to CBX-CPU5200 (mecp5200);" \ |
| 107 | "echo" |
| 108 | |
| 109 | #undef CONFIG_BOOTARGS |
| 110 | |
| 111 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 112 | "netdev=eth0\0" \ |
Wolfgang Denk | 52232fd | 2007-02-27 14:26:04 +0100 | [diff] [blame] | 113 | "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \ |
| 114 | "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \ |
| 115 | "net_vxworks=tftp $(loadaddr) $(image);run vxworks_args;bootvx\0" \ |
| 116 | "vxworks_args=setenv bootargs fec(0,0)$(host):$(image) h=$(serverip) e=$(ipaddr) g=$(gatewayip) u=$(user) $(pass) tn=$(target) s=$(script)\0" \ |
| 117 | "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=$(serverip) e=$(ipaddr) g=$(gatewayip) u=$(user) $(pass) tn=$(target) s=$(script) o=fec0 \0" \ |
| 118 | "loadaddr=01000000\0" \ |
| 119 | "serverip=192.168.2.99\0" \ |
| 120 | "gatewayip=10.0.0.79\0" \ |
| 121 | "user=mu\0" \ |
| 122 | "target=mecp5200.esd\0" \ |
| 123 | "script=mecp5200.bat\0" \ |
| 124 | "image=/tftpboot/vxWorks_mecp5200\0" \ |
| 125 | "ipaddr=10.0.13.196\0" \ |
| 126 | "netmask=255.255.0.0\0" \ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 127 | "" |
| 128 | |
| 129 | #define CONFIG_BOOTCOMMAND "run flash_vxworks0" |
| 130 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 131 | /* |
| 132 | * IPB Bus clocking configuration. |
| 133 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 134 | #undef CONFIG_SYS_IPBSPEED_133 /* define for 133MHz speed */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 135 | /* |
| 136 | * I2C configuration |
| 137 | */ |
| 138 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 140 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */ |
| 142 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 143 | |
| 144 | /* |
| 145 | * EEPROM configuration |
| 146 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 147 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */ |
| 148 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 |
| 149 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 |
| 150 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20 |
| 151 | #define CONFIG_SYS_I2C_MULTI_EEPROMS 1 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 152 | /* |
| 153 | * Flash configuration |
| 154 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_FLASH_BASE 0xFFC00000 |
| 156 | #define CONFIG_SYS_FLASH_SIZE 0x00400000 |
| 157 | #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x003E0000) |
| 158 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ |
| 159 | #define CONFIG_SYS_MAX_FLASH_SECT 512 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 162 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 163 | |
| 164 | /* |
| 165 | * Environment settings |
| 166 | */ |
| 167 | #if 1 /* test-only */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 168 | #define CONFIG_ENV_IS_IN_FLASH 1 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 169 | #define CONFIG_ENV_SIZE 0x10000 |
| 170 | #define CONFIG_ENV_SECT_SIZE 0x10000 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 171 | #define CONFIG_ENV_OVERWRITE 1 |
| 172 | #else |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 173 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 174 | #define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */ |
| 175 | #define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars*/ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 176 | /* total size of a CAT24WC32 is 8192 bytes */ |
| 177 | #define CONFIG_ENV_OVERWRITE 1 |
| 178 | #endif |
| 179 | |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 180 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Flash is CFI conformant */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
| 182 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 183 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 185 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_FLASH_INCREMENT 0x00400000 /* size of flash bank */ |
| 187 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
| 188 | #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* show if bank is empty */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 189 | |
| 190 | |
| 191 | /* |
| 192 | * Memory map |
| 193 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_MBAR 0xF0000000 |
| 195 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 196 | #define CONFIG_SYS_DEFAULT_MBAR 0x80000000 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 197 | |
| 198 | /* Use SRAM until RAM will be available */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 200 | #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 201 | |
| 202 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 204 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 205 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 208 | # define CONFIG_SYS_RAMBOOT 1 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 209 | #endif |
| 210 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */ |
| 212 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
| 213 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 214 | |
| 215 | /* |
| 216 | * Ethernet configuration |
| 217 | */ |
| 218 | #define CONFIG_MPC5xxx_FEC 1 |
Ben Warren | bc1b917 | 2009-02-05 23:58:25 -0800 | [diff] [blame] | 219 | #define CONFIG_MPC5xxx_FEC_MII100 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 220 | /* |
Ben Warren | bc1b917 | 2009-02-05 23:58:25 -0800 | [diff] [blame] | 221 | * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 222 | */ |
Ben Warren | bc1b917 | 2009-02-05 23:58:25 -0800 | [diff] [blame] | 223 | /* #define CONFIG_MPC5xxx_FEC_MII10 */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 224 | #define CONFIG_PHY_ADDR 0x00 |
| 225 | #define CONFIG_UDP_CHECKSUM 1 |
| 226 | |
| 227 | |
| 228 | /* |
| 229 | * GPIO configuration |
| 230 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 231 | #define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 232 | |
| 233 | /* |
| 234 | * Miscellaneous configurable options |
| 235 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 236 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 237 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 239 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 241 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 243 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 244 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 245 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
| 247 | #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 248 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 250 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 252 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 253 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */ |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 254 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 255 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
Jon Loeliger | 59cf509 | 2007-07-04 22:31:15 -0500 | [diff] [blame] | 256 | #endif |
| 257 | |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 258 | /* |
| 259 | * Various low-level settings |
| 260 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI |
| 262 | #define CONFIG_SYS_HID0_FINAL HID0_ICE |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 263 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 264 | #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE |
| 265 | #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE |
| 266 | #define CONFIG_SYS_BOOTCS_CFG 0x00085d00 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 267 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 268 | #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE |
| 269 | #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 270 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 271 | #define CONFIG_SYS_CS1_START 0xfd000000 |
| 272 | #define CONFIG_SYS_CS1_SIZE 0x00010000 |
| 273 | #define CONFIG_SYS_CS1_CFG 0x10101410 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 274 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 275 | #define CONFIG_SYS_CS_BURST 0x00000000 |
| 276 | #define CONFIG_SYS_CS_DEADCYCLE 0x33333333 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 277 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 278 | #define CONFIG_SYS_RESET_ADDRESS 0xff000000 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 279 | |
| 280 | /*----------------------------------------------------------------------- |
| 281 | * USB stuff |
| 282 | *----------------------------------------------------------------------- |
| 283 | */ |
| 284 | #define CONFIG_USB_CLOCK 0x0001BBBB |
| 285 | #define CONFIG_USB_CONFIG 0x00001000 |
| 286 | |
| 287 | /*----------------------------------------------------------------------- |
| 288 | * IDE/ATA stuff Supports IDE harddisk |
| 289 | *----------------------------------------------------------------------- |
| 290 | */ |
| 291 | |
| 292 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ |
| 293 | |
| 294 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
| 295 | #undef CONFIG_IDE_LED /* LED for ide not supported */ |
| 296 | |
| 297 | #define CONFIG_IDE_RESET /* reset for ide supported */ |
| 298 | #define CONFIG_IDE_PREINIT |
| 299 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 300 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
| 301 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 302 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 303 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 304 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 305 | #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 306 | |
| 307 | /* Offset for data I/O */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 308 | #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 309 | |
| 310 | /* Offset for normal register accesses */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 311 | #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 312 | |
| 313 | /* Offset for alternate registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 314 | #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 315 | |
Wolfgang Denk | 52232fd | 2007-02-27 14:26:04 +0100 | [diff] [blame] | 316 | /* Interval between registers */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 317 | #define CONFIG_SYS_ATA_STRIDE 4 |
Stefan Roese | 204e8e3 | 2007-01-31 16:37:34 +0100 | [diff] [blame] | 318 | |
| 319 | #endif /* __CONFIG_H */ |