Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 1 | /* |
Stelian Pop | d57846e | 2008-05-08 22:52:10 +0200 | [diff] [blame] | 2 | * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9260.h] |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 3 | * |
| 4 | * (C) 2006 Andrew Victor |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 5 | * (C) Copyright 2010 |
| 6 | * Reinhard Meyer, EMK Elektronik, reinhard.meyer@emk-elektronik.de |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 7 | * |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 8 | * Definitions for the SoCs: |
| 9 | * AT91SAM9260, AT91SAM9G20, AT91SAM9XE |
| 10 | * |
| 11 | * Note that those SoCs are mostly software and pin compatible, |
| 12 | * therefore this file applies to all of them. Differences between |
| 13 | * those SoCs are concentrated at the end of this file. |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 14 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 15 | * SPDX-License-Identifier: GPL-2.0+ |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 16 | */ |
| 17 | |
| 18 | #ifndef AT91SAM9260_H |
| 19 | #define AT91SAM9260_H |
| 20 | |
| 21 | /* |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 22 | * Peripheral identifiers/interrupts. |
Reinhard Meyer | 57281c3 | 2010-08-24 11:18:09 +0200 | [diff] [blame] | 23 | */ |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 24 | #define ATMEL_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */ |
| 25 | #define ATMEL_ID_SYS 1 /* System Peripherals */ |
| 26 | #define ATMEL_ID_PIOA 2 /* Parallel IO Controller A */ |
| 27 | #define ATMEL_ID_PIOB 3 /* Parallel IO Controller B */ |
| 28 | #define ATMEL_ID_PIOC 4 /* Parallel IO Controller C */ |
| 29 | #define ATMEL_ID_ADC 5 /* Analog-to-Digital Converter */ |
| 30 | #define ATMEL_ID_USART0 6 /* USART 0 */ |
| 31 | #define ATMEL_ID_USART1 7 /* USART 1 */ |
| 32 | #define ATMEL_ID_USART2 8 /* USART 2 */ |
| 33 | #define ATMEL_ID_MCI 9 /* Multimedia Card Interface */ |
| 34 | #define ATMEL_ID_UDP 10 /* USB Device Port */ |
| 35 | #define ATMEL_ID_TWI0 11 /* Two-Wire Interface 0 */ |
| 36 | #define ATMEL_ID_SPI0 12 /* Serial Peripheral Interface 0 */ |
| 37 | #define ATMEL_ID_SPI1 13 /* Serial Peripheral Interface 1 */ |
| 38 | #define ATMEL_ID_SSC0 14 /* Serial Synchronous Controller 0 */ |
| 39 | /* Reserved: 15 */ |
| 40 | /* Reserved: 16 */ |
| 41 | #define ATMEL_ID_TC0 17 /* Timer Counter 0 */ |
| 42 | #define ATMEL_ID_TC1 18 /* Timer Counter 1 */ |
| 43 | #define ATMEL_ID_TC2 19 /* Timer Counter 2 */ |
| 44 | #define ATMEL_ID_UHP 20 /* USB Host port */ |
| 45 | #define ATMEL_ID_EMAC0 21 /* Ethernet 0 */ |
| 46 | #define ATMEL_ID_ISI 22 /* Image Sensor Interface */ |
| 47 | #define ATMEL_ID_USART3 23 /* USART 3 */ |
| 48 | #define ATMEL_ID_USART4 24 /* USART 4 */ |
| 49 | /* USART5 or TWI1: 25 */ |
| 50 | #define ATMEL_ID_TC3 26 /* Timer Counter 3 */ |
| 51 | #define ATMEL_ID_TC4 27 /* Timer Counter 4 */ |
| 52 | #define ATMEL_ID_TC5 28 /* Timer Counter 5 */ |
| 53 | #define ATMEL_ID_IRQ0 29 /* Advanced Interrupt Controller (IRQ0) */ |
| 54 | #define ATMEL_ID_IRQ1 30 /* Advanced Interrupt Controller (IRQ1) */ |
| 55 | #define ATMEL_ID_IRQ2 31 /* Advanced Interrupt Controller (IRQ2) */ |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 56 | |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 57 | /* |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 58 | * User Peripherals physical base addresses. |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 59 | */ |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 60 | #define ATMEL_BASE_TCB0 0xfffa0000 |
| 61 | #define ATMEL_BASE_TC0 0xfffa0000 |
| 62 | #define ATMEL_BASE_TC1 0xfffa0040 |
| 63 | #define ATMEL_BASE_TC2 0xfffa0080 |
| 64 | #define ATMEL_BASE_UDP0 0xfffa4000 |
| 65 | #define ATMEL_BASE_MCI 0xfffa8000 |
| 66 | #define ATMEL_BASE_TWI0 0xfffac000 |
| 67 | #define ATMEL_BASE_USART0 0xfffb0000 |
| 68 | #define ATMEL_BASE_USART1 0xfffb4000 |
| 69 | #define ATMEL_BASE_USART2 0xfffb8000 |
| 70 | #define ATMEL_BASE_SSC0 0xfffbc000 |
| 71 | #define ATMEL_BASE_ISI0 0xfffc0000 |
| 72 | #define ATMEL_BASE_EMAC0 0xfffc4000 |
| 73 | #define ATMEL_BASE_SPI0 0xfffc8000 |
| 74 | #define ATMEL_BASE_SPI1 0xfffcc000 |
| 75 | #define ATMEL_BASE_USART3 0xfffd0000 |
| 76 | #define ATMEL_BASE_USART4 0xfffd4000 |
| 77 | /* USART5 or TWI1: 0xfffd8000 */ |
| 78 | #define ATMEL_BASE_TCB1 0xfffdc000 |
| 79 | #define ATMEL_BASE_TC3 0xfffdc000 |
| 80 | #define ATMEL_BASE_TC4 0xfffdc040 |
| 81 | #define ATMEL_BASE_TC5 0xfffdc080 |
| 82 | #define ATMEL_BASE_ADC 0xfffe0000 |
| 83 | /* Reserved: 0xfffe4000 - 0xffffe7ff */ |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 84 | |
| 85 | /* |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 86 | * System Peripherals physical base addresses. |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 87 | */ |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 88 | #define ATMEL_BASE_SYS 0xffffe800 |
| 89 | #define ATMEL_BASE_SDRAMC 0xffffea00 |
| 90 | #define ATMEL_BASE_SMC 0xffffec00 |
| 91 | #define ATMEL_BASE_MATRIX 0xffffee00 |
Heiko Schocher | f1e3a8c | 2014-10-31 08:31:04 +0100 | [diff] [blame] | 92 | #define ATMEL_BASE_CCFG 0xffffef14 |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 93 | #define ATMEL_BASE_AIC 0xfffff000 |
| 94 | #define ATMEL_BASE_DBGU 0xfffff200 |
| 95 | #define ATMEL_BASE_PIOA 0xfffff400 |
| 96 | #define ATMEL_BASE_PIOB 0xfffff600 |
| 97 | #define ATMEL_BASE_PIOC 0xfffff800 |
| 98 | /* EEFC: 0xfffffa00 */ |
| 99 | #define ATMEL_BASE_PMC 0xfffffc00 |
| 100 | #define ATMEL_BASE_RSTC 0xfffffd00 |
| 101 | #define ATMEL_BASE_SHDWN 0xfffffd10 |
| 102 | #define ATMEL_BASE_RTT 0xfffffd20 |
| 103 | #define ATMEL_BASE_PIT 0xfffffd30 |
| 104 | #define ATMEL_BASE_WDT 0xfffffd40 |
| 105 | /* GPBR(non-XE SoCs): 0xfffffd50 */ |
| 106 | /* GPBR(XE SoCs): 0xfffffd60 */ |
| 107 | /* Reserved: 0xfffffd70 - 0xffffffff */ |
Jens Scharsig | 698ad06 | 2010-02-03 22:46:01 +0100 | [diff] [blame] | 108 | |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 109 | /* |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 110 | * Internal Memory common on all these SoCs |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 111 | */ |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 112 | #define ATMEL_BASE_BOOT 0x00000000 /* Boot mapped area */ |
| 113 | #define ATMEL_BASE_ROM 0x00100000 /* Internal ROM base address */ |
| 114 | /* SRAM or FLASH: 0x00200000 */ |
| 115 | /* SRAM: 0x00300000 */ |
| 116 | /* Reserved: 0x00400000 */ |
| 117 | #define ATMEL_UHP_BASE 0x00500000 /* USB Host controller */ |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 118 | |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 119 | /* |
| 120 | * External memory |
| 121 | */ |
| 122 | #define ATMEL_BASE_CS0 0x10000000 /* typically NOR */ |
| 123 | #define ATMEL_BASE_CS1 0x20000000 /* SDRAM */ |
| 124 | #define ATMEL_BASE_CS2 0x30000000 |
| 125 | #define ATMEL_BASE_CS3 0x40000000 /* typically NAND */ |
| 126 | #define ATMEL_BASE_CS4 0x50000000 |
| 127 | #define ATMEL_BASE_CS5 0x60000000 |
| 128 | #define ATMEL_BASE_CS6 0x70000000 |
| 129 | #define ATMEL_BASE_CS7 0x80000000 |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 130 | |
Bo Shen | 568079a | 2015-02-04 15:53:01 +0800 | [diff] [blame] | 131 | /* Timer */ |
| 132 | #define CONFIG_SYS_TIMER_COUNTER 0xfffffd3c |
| 133 | |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 134 | /* |
| 135 | * Other misc defines |
| 136 | */ |
Simon Glass | c210f8b | 2014-10-29 13:08:58 -0600 | [diff] [blame] | 137 | #ifndef CONFIG_DM_GPIO |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 138 | #define ATMEL_PIO_PORTS 3 /* these SoCs have 3 PIO */ |
Eric Benard | 470a57b | 2011-06-06 22:48:27 +0000 | [diff] [blame] | 139 | #define ATMEL_BASE_PIO ATMEL_BASE_PIOA |
Simon Glass | c210f8b | 2014-10-29 13:08:58 -0600 | [diff] [blame] | 140 | #endif |
| 141 | #define ATMEL_PMC_UHP AT91SAM926x_PMC_UHP |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | b21aa66 | 2009-05-31 12:44:46 +0200 | [diff] [blame] | 143 | /* |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 144 | * SoC specific defines |
Jean-Christophe PLAGNIOL-VILLARD | b21aa66 | 2009-05-31 12:44:46 +0200 | [diff] [blame] | 145 | */ |
Reinhard Meyer | 57281c3 | 2010-08-24 11:18:09 +0200 | [diff] [blame] | 146 | #if defined(CONFIG_AT91SAM9XE) |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 147 | # define ATMEL_CPU_NAME "AT91SAM9XE" |
| 148 | # define ATMEL_ID_TWI1 25 /* TWI 1 */ |
| 149 | # define ATMEL_BASE_FLASH 0x00200000 /* Internal FLASH */ |
| 150 | # define ATMEL_BASE_SRAM 0x00300000 /* Internal SRAM */ |
| 151 | # define ATMEL_BASE_TWI1 0xfffd8000 |
| 152 | # define ATMEL_BASE_EEFC 0xfffffa00 |
| 153 | # define ATMEL_BASE_GPBR 0xfffffd60 |
Reinhard Meyer | 57281c3 | 2010-08-24 11:18:09 +0200 | [diff] [blame] | 154 | #elif defined(CONFIG_AT91SAM9260) |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 155 | # define ATMEL_CPU_NAME "AT91SAM9260" |
| 156 | # define ATMEL_ID_USART5 25 /* USART 5 */ |
| 157 | # define ATMEL_BASE_SRAM0 0x00200000 /* Internal SRAM 0 */ |
| 158 | # define ATMEL_BASE_SRAM1 0x00300000 /* Internal SRAM 1 */ |
| 159 | # define ATMEL_BASE_USART5 0xfffd8000 |
| 160 | # define ATMEL_BASE_GPBR 0xfffffd50 |
Jean-Christophe PLAGNIOL-VILLARD | b21aa66 | 2009-05-31 12:44:46 +0200 | [diff] [blame] | 161 | #elif defined(CONFIG_AT91SAM9G20) |
Reinhard Meyer | d63735c | 2010-11-02 11:55:42 +0100 | [diff] [blame] | 162 | # define ATMEL_CPU_NAME "AT91SAM9G20" |
| 163 | # define ATMEL_ID_USART5 25 /* USART 5 */ |
| 164 | # define ATMEL_BASE_SRAM0 0x00200000 /* Internal SRAM 0 */ |
| 165 | # define ATMEL_BASE_SRAM1 0x00300000 /* Internal SRAM 1 */ |
| 166 | # define ATMEL_BASE_USART5 0xfffd8000 |
| 167 | # define ATMEL_BASE_GPBR 0xfffffd50 |
Jean-Christophe PLAGNIOL-VILLARD | b21aa66 | 2009-05-31 12:44:46 +0200 | [diff] [blame] | 168 | #endif |
| 169 | |
Stelian Pop | 7837993 | 2008-03-26 18:52:33 +0100 | [diff] [blame] | 170 | #endif |