blob: e313bf99cf22dc9c3dfceed6d33290e7d930513c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
3 * Copyright 2013 Freescale Semiconductor, Inc.
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05304 */
5
6#include <common.h>
7#include <i2c.h>
8#include <hwconfig.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060010#include <log.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053011#include <asm/mmu.h>
York Sunf0626592013-09-30 09:22:09 -070012#include <fsl_ddr_sdram.h>
13#include <fsl_ddr_dimm_params.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014#include <asm/fsl_law.h>
Tang Yuantian760eafc2014-11-21 11:17:16 +080015#include <asm/mpc85xx_gpio.h>
Simon Glassdbd79542020-05-10 11:40:11 -060016#include <linux/delay.h>
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#include "ddr.h"
18
19DECLARE_GLOBAL_DATA_PTR;
20
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053021void fsl_ddr_board_options(memctl_options_t *popts,
22 dimm_params_t *pdimm,
23 unsigned int ctrl_num)
24{
25 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
26 ulong ddr_freq;
27
28 if (ctrl_num > 1) {
29 printf("Not supported controller number %d\n", ctrl_num);
30 return;
31 }
32 if (!pdimm->n_ranks)
33 return;
34
35 pbsp = udimms[0];
36
Priyanka Jain37e7f6a2014-02-26 09:38:37 +053037 /* Get clk_adjust according to the board ddr
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053038 * freqency and n_banks specified in board_specific_parameters table.
39 */
40 ddr_freq = get_ddr_freq(0) / 1000000;
41 while (pbsp->datarate_mhz_high) {
42 if (pbsp->n_ranks == pdimm->n_ranks &&
43 (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
44 if (ddr_freq <= pbsp->datarate_mhz_high) {
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053045 popts->clk_adjust = pbsp->clk_adjust;
46 popts->wrlvl_start = pbsp->wrlvl_start;
47 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
48 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053049 goto found;
50 }
51 pbsp_highest = pbsp;
52 }
53 pbsp++;
54 }
55
56 if (pbsp_highest) {
57 printf("Error: board specific timing not found\n");
58 printf("for data rate %lu MT/s\n", ddr_freq);
59 printf("Trying to use the highest speed (%u) parameters\n",
60 pbsp_highest->datarate_mhz_high);
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053061 popts->clk_adjust = pbsp_highest->clk_adjust;
62 popts->wrlvl_start = pbsp_highest->wrlvl_start;
63 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
64 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053065 } else {
66 panic("DIMM is not supported by this board");
67 }
68found:
69 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
70 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
71 "wrlvl_ctrl_3 0x%x\n",
72 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
73 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
74 pbsp->wrlvl_ctl_3);
75
76 /*
77 * Factors to consider for half-strength driver enable:
78 * - number of DIMMs installed
79 */
Priyanka Jaine7597fe2015-06-05 15:29:02 +053080#ifdef CONFIG_SYS_FSL_DDR4
81 popts->half_strength_driver_enable = 1;
Shengzhou Liu29a53012016-11-15 17:15:21 +080082 /* optimize cpo for erratum A-009942 */
83 popts->cpo_sample = 0x59;
Priyanka Jaine7597fe2015-06-05 15:29:02 +053084#else
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053085 popts->half_strength_driver_enable = 0;
Priyanka Jaine7597fe2015-06-05 15:29:02 +053086#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053087 /*
88 * Write leveling override
89 */
90 popts->wrlvl_override = 1;
91 popts->wrlvl_sample = 0xf;
92
93 /*
94 * rtt and rtt_wr override
95 */
96 popts->rtt_override = 0;
97
98 /* Enable ZQ calibration */
99 popts->zq_en = 1;
100
101 /* DHC_EN =1, ODT = 75 Ohm */
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530102#ifdef CONFIG_SYS_FSL_DDR4
103 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_120OHM);
104 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_120OHM) |
105 DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
106#else
Priyanka Jain0352a982014-09-05 15:18:31 +0530107 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
108 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530109#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530110}
111
Tang Yuantian760eafc2014-11-21 11:17:16 +0800112#if defined(CONFIG_DEEP_SLEEP)
113void board_mem_sleep_setup(void)
114{
115 void __iomem *cpld_base = (void *)CONFIG_SYS_CPLD_BASE;
116
117 /* does not provide HW signals for power management */
118 clrbits_8(cpld_base + 0x17, 0x40);
119 /* Disable MCKE isolation */
120 gpio_set_value(2, 0);
121 udelay(1);
122}
123#endif
124
Simon Glassd35f3382017-04-06 12:47:05 -0600125int dram_init(void)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530126{
127 phys_size_t dram_size;
128
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530129#if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530130 puts("Initializing....using SPD\n");
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530131 dram_size = fsl_ddr_sdram();
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530132#else
133 dram_size = fsl_ddr_sdram_size();
134#endif
Shengzhou Liu0246ade2016-05-31 15:39:06 +0800135 dram_size = setup_ddr_tlbs(dram_size / 0x100000);
136 dram_size *= 0x100000;
Tang Yuantian760eafc2014-11-21 11:17:16 +0800137
138#if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
139 fsl_dp_resume();
140#endif
141
Simon Glass39f90ba2017-03-31 08:40:25 -0600142 gd->ram_size = dram_size;
143
144 return 0;
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530145}