blob: 1ed2883d1b8460795117a1d21ff0a3e2188f906f [file] [log] [blame]
Dinh Nguyen429642c2015-06-02 22:52:48 -05001/*
2 * Copyright Altera Corporation (C) 2014-2015
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6#include <common.h>
Marek Vasut1b1cc102015-08-01 22:25:29 +02007#include <errno.h>
Dinh Nguyen429642c2015-06-02 22:52:48 -05008#include <div64.h>
9#include <watchdog.h>
10#include <asm/arch/fpga_manager.h>
11#include <asm/arch/sdram.h>
Dinh Nguyen429642c2015-06-02 22:52:48 -050012#include <asm/arch/system_manager.h>
13#include <asm/io.h>
14
Dinh Nguyen429642c2015-06-02 22:52:48 -050015DECLARE_GLOBAL_DATA_PTR;
16
Marek Vasute08c5592015-07-26 10:37:54 +020017struct sdram_prot_rule {
Marek Vasut6772cd92015-08-01 23:12:11 +020018 u32 sdram_start; /* SDRAM start address */
19 u32 sdram_end; /* SDRAM end address */
Marek Vasute08c5592015-07-26 10:37:54 +020020 u32 rule; /* SDRAM protection rule number: 0-19 */
21 int valid; /* Rule valid or not? 1 - valid, 0 not*/
22
23 u32 security;
24 u32 portmask;
25 u32 result;
26 u32 lo_prot_id;
27 u32 hi_prot_id;
28};
29
Dinh Nguyen429642c2015-06-02 22:52:48 -050030static struct socfpga_system_manager *sysmgr_regs =
31 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
32static struct socfpga_sdr_ctrl *sdr_ctrl =
Marek Vasut33acf0f2015-07-12 20:05:54 +020033 (struct socfpga_sdr_ctrl *)SDR_CTRLGRP_ADDRESS;
Dinh Nguyen429642c2015-06-02 22:52:48 -050034
Marek Vasut724c50f2015-08-01 19:20:19 +020035/**
36 * get_errata_rows() - Up the number of DRAM rows to cover entire address space
Marek Vasut3a079112015-08-01 21:16:20 +020037 * @cfg: SDRAM controller configuration data
Marek Vasut724c50f2015-08-01 19:20:19 +020038 *
39 * SDRAM Failure happens when accessing non-existent memory. Artificially
40 * increase the number of rows so that the memory controller thinks it has
41 * 4GB of RAM. This function returns such amount of rows.
42 */
Marek Vasut32ada572015-08-01 21:35:18 +020043static int get_errata_rows(const struct socfpga_sdram_config *cfg)
Dinh Nguyen429642c2015-06-02 22:52:48 -050044{
Marek Vasut724c50f2015-08-01 19:20:19 +020045 /* Define constant for 4G memory - used for SDRAM errata workaround */
46#define MEMSIZE_4G (4ULL * 1024ULL * 1024ULL * 1024ULL)
47 const unsigned long long memsize = MEMSIZE_4G;
Marek Vasut3a079112015-08-01 21:16:20 +020048 const unsigned int cs =
49 ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
50 SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
51 const unsigned int rows =
52 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
53 SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
54 const unsigned int banks =
55 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
56 SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
57 const unsigned int cols =
58 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
59 SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
Marek Vasut724c50f2015-08-01 19:20:19 +020060 const unsigned int width = 8;
61
Dinh Nguyen429642c2015-06-02 22:52:48 -050062 unsigned long long newrows;
Marek Vasut724c50f2015-08-01 19:20:19 +020063 int bits, inewrowslog2;
Dinh Nguyen429642c2015-06-02 22:52:48 -050064
65 debug("workaround rows - memsize %lld\n", memsize);
66 debug("workaround rows - cs %d\n", cs);
67 debug("workaround rows - width %d\n", width);
68 debug("workaround rows - rows %d\n", rows);
69 debug("workaround rows - banks %d\n", banks);
70 debug("workaround rows - cols %d\n", cols);
71
Marek Vasut186880e2015-08-01 18:54:34 +020072 newrows = lldiv(memsize, cs * (width / 8));
Dinh Nguyen429642c2015-06-02 22:52:48 -050073 debug("rows workaround - term1 %lld\n", newrows);
74
Marek Vasut186880e2015-08-01 18:54:34 +020075 newrows = lldiv(newrows, (1 << banks) * (1 << cols));
Dinh Nguyen429642c2015-06-02 22:52:48 -050076 debug("rows workaround - term2 %lld\n", newrows);
77
Marek Vasut186880e2015-08-01 18:54:34 +020078 /*
79 * Compute the hamming weight - same as number of bits set.
Dinh Nguyen429642c2015-06-02 22:52:48 -050080 * Need to see if result is ordinal power of 2 before
81 * attempting log2 of result.
82 */
Marek Vasut2fda5062015-08-01 18:46:55 +020083 bits = generic_hweight32(newrows);
Dinh Nguyen429642c2015-06-02 22:52:48 -050084
85 debug("rows workaround - bits %d\n", bits);
86
87 if (bits != 1) {
88 printf("SDRAM workaround failed, bits set %d\n", bits);
89 return rows;
90 }
91
92 if (newrows > UINT_MAX) {
93 printf("SDRAM workaround rangecheck failed, %lld\n", newrows);
94 return rows;
95 }
96
Marek Vasut186880e2015-08-01 18:54:34 +020097 inewrowslog2 = __ilog2(newrows);
Dinh Nguyen429642c2015-06-02 22:52:48 -050098
Marek Vasut186880e2015-08-01 18:54:34 +020099 debug("rows workaround - ilog2 %d, %lld\n", inewrowslog2, newrows);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500100
101 if (inewrowslog2 == -1) {
Marek Vasut186880e2015-08-01 18:54:34 +0200102 printf("SDRAM workaround failed, newrows %lld\n", newrows);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500103 return rows;
104 }
105
106 return inewrowslog2;
107}
108
109/* SDRAM protection rules vary from 0-19, a total of 20 rules. */
110static void sdram_set_rule(struct sdram_prot_rule *prule)
111{
Marek Vasut6772cd92015-08-01 23:12:11 +0200112 u32 lo_addr_bits;
113 u32 hi_addr_bits;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500114 int ruleno = prule->rule;
115
116 /* Select the rule */
117 writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
118
119 /* Obtain the address bits */
Marek Vasut7fce5bc2015-08-01 22:40:48 +0200120 lo_addr_bits = prule->sdram_start >> 20ULL;
Marek Vasut6772cd92015-08-01 23:12:11 +0200121 hi_addr_bits = prule->sdram_end >> 20ULL;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500122
Marek Vasut6772cd92015-08-01 23:12:11 +0200123 debug("sdram set rule start %x, %d\n", lo_addr_bits,
Dinh Nguyen429642c2015-06-02 22:52:48 -0500124 prule->sdram_start);
Marek Vasut6772cd92015-08-01 23:12:11 +0200125 debug("sdram set rule end %x, %d\n", hi_addr_bits,
Dinh Nguyen429642c2015-06-02 22:52:48 -0500126 prule->sdram_end);
127
128 /* Set rule addresses */
129 writel(lo_addr_bits | (hi_addr_bits << 12), &sdr_ctrl->prot_rule_addr);
130
131 /* Set rule protection ids */
132 writel(prule->lo_prot_id | (prule->hi_prot_id << 12),
133 &sdr_ctrl->prot_rule_id);
134
135 /* Set the rule data */
136 writel(prule->security | (prule->valid << 2) |
137 (prule->portmask << 3) | (prule->result << 13),
138 &sdr_ctrl->prot_rule_data);
139
140 /* write the rule */
Marek Vasut7fce5bc2015-08-01 22:40:48 +0200141 writel(ruleno | (1 << 5), &sdr_ctrl->prot_rule_rdwr);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500142
143 /* Set rule number to 0 by default */
144 writel(0, &sdr_ctrl->prot_rule_rdwr);
145}
146
147static void sdram_get_rule(struct sdram_prot_rule *prule)
148{
Marek Vasut91144072015-08-01 23:21:23 +0200149 u32 addr;
150 u32 id;
151 u32 data;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500152 int ruleno = prule->rule;
153
154 /* Read the rule */
155 writel(ruleno, &sdr_ctrl->prot_rule_rdwr);
Marek Vasut91144072015-08-01 23:21:23 +0200156 writel(ruleno | (1 << 6), &sdr_ctrl->prot_rule_rdwr);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500157
158 /* Get the addresses */
159 addr = readl(&sdr_ctrl->prot_rule_addr);
160 prule->sdram_start = (addr & 0xFFF) << 20;
161 prule->sdram_end = ((addr >> 12) & 0xFFF) << 20;
162
163 /* Get the configured protection IDs */
164 id = readl(&sdr_ctrl->prot_rule_id);
165 prule->lo_prot_id = id & 0xFFF;
166 prule->hi_prot_id = (id >> 12) & 0xFFF;
167
168 /* Get protection data */
169 data = readl(&sdr_ctrl->prot_rule_data);
170
171 prule->security = data & 0x3;
172 prule->valid = (data >> 2) & 0x1;
173 prule->portmask = (data >> 3) & 0x3FF;
174 prule->result = (data >> 13) & 0x1;
175}
176
Marek Vasut6772cd92015-08-01 23:12:11 +0200177static void
178sdram_set_protection_config(const u32 sdram_start, const u32 sdram_end)
Dinh Nguyen429642c2015-06-02 22:52:48 -0500179{
180 struct sdram_prot_rule rule;
181 int rules;
182
183 /* Start with accepting all SDRAM transaction */
184 writel(0x0, &sdr_ctrl->protport_default);
185
186 /* Clear all protection rules for warm boot case */
Marek Vasut7fce5bc2015-08-01 22:40:48 +0200187 memset(&rule, 0, sizeof(rule));
Dinh Nguyen429642c2015-06-02 22:52:48 -0500188
189 for (rules = 0; rules < 20; rules++) {
190 rule.rule = rules;
191 sdram_set_rule(&rule);
192 }
193
194 /* new rule: accept SDRAM */
195 rule.sdram_start = sdram_start;
196 rule.sdram_end = sdram_end;
197 rule.lo_prot_id = 0x0;
198 rule.hi_prot_id = 0xFFF;
199 rule.portmask = 0x3FF;
200 rule.security = 0x3;
201 rule.result = 0;
202 rule.valid = 1;
203 rule.rule = 0;
204
205 /* set new rule */
206 sdram_set_rule(&rule);
207
208 /* default rule: reject everything */
209 writel(0x3ff, &sdr_ctrl->protport_default);
210}
211
212static void sdram_dump_protection_config(void)
213{
214 struct sdram_prot_rule rule;
215 int rules;
216
217 debug("SDRAM Prot rule, default %x\n",
218 readl(&sdr_ctrl->protport_default));
219
220 for (rules = 0; rules < 20; rules++) {
221 sdram_get_rule(&rule);
222 debug("Rule %d, rules ...\n", rules);
Marek Vasut6772cd92015-08-01 23:12:11 +0200223 debug(" sdram start %x\n", rule.sdram_start);
224 debug(" sdram end %x\n", rule.sdram_end);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500225 debug(" low prot id %d, hi prot id %d\n",
226 rule.lo_prot_id,
227 rule.hi_prot_id);
228 debug(" portmask %x\n", rule.portmask);
229 debug(" security %d\n", rule.security);
230 debug(" result %d\n", rule.result);
231 debug(" valid %d\n", rule.valid);
232 }
233}
234
Marek Vasut116d88f2015-08-01 22:26:11 +0200235/**
236 * sdram_write_verify() - write to register and verify the write.
237 * @addr: Register address
238 * @val: Value to be written and verified
239 *
240 * This function writes to a register, reads back the value and compares
241 * the result with the written value to check if the data match.
242 */
243static unsigned sdram_write_verify(const u32 *addr, const u32 val)
Dinh Nguyen429642c2015-06-02 22:52:48 -0500244{
Marek Vasut116d88f2015-08-01 22:26:11 +0200245 u32 rval;
246
247 debug(" Write - Address 0x%p Data 0x%08x\n", addr, val);
248 writel(val, addr);
249
Dinh Nguyen429642c2015-06-02 22:52:48 -0500250 debug(" Read and verify...");
Marek Vasut116d88f2015-08-01 22:26:11 +0200251 rval = readl(addr);
252 if (rval != val) {
253 debug("FAIL - Address 0x%p Expected 0x%08x Data 0x%08x\n",
254 addr, val, rval);
255 return -EINVAL;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500256 }
Marek Vasut116d88f2015-08-01 22:26:11 +0200257
Dinh Nguyen429642c2015-06-02 22:52:48 -0500258 debug("correct!\n");
Dinh Nguyen429642c2015-06-02 22:52:48 -0500259 return 0;
260}
261
Marek Vasutb0d848c2015-08-01 22:28:30 +0200262/**
263 * sdr_get_ctrlcfg() - Get the value of DRAM CTRLCFG register
264 * @cfg: SDRAM controller configuration data
265 *
266 * Return the value of DRAM CTRLCFG register.
267 */
Marek Vasut32ada572015-08-01 21:35:18 +0200268static u32 sdr_get_ctrlcfg(const struct socfpga_sdram_config *cfg)
Dinh Nguyen429642c2015-06-02 22:52:48 -0500269{
Marek Vasut3a079112015-08-01 21:16:20 +0200270 const u32 csbits =
271 ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
272 SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
273 u32 addrorder =
274 (cfg->ctrl_cfg & SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK) >>
275 SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB;
276
Marek Vasut4f3adbf2015-08-01 20:30:10 +0200277 u32 ctrl_cfg = cfg->ctrl_cfg;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500278
Marek Vasut82a27642015-08-01 19:33:40 +0200279 /*
280 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen429642c2015-06-02 22:52:48 -0500281 * Set the addrorder field of the SDRAM control register
282 * based on the CSBITs setting.
283 */
Marek Vasut3a079112015-08-01 21:16:20 +0200284 if (csbits == 1) {
285 if (addrorder != 0)
Marek Vasut82a27642015-08-01 19:33:40 +0200286 debug("INFO: Changing address order to 0 (chip, row, bank, column)\n");
Marek Vasut3a079112015-08-01 21:16:20 +0200287 addrorder = 0;
288 } else if (csbits == 2) {
289 if (addrorder != 2)
Marek Vasut82a27642015-08-01 19:33:40 +0200290 debug("INFO: Changing address order to 2 (row, chip, bank, column)\n");
Marek Vasut3a079112015-08-01 21:16:20 +0200291 addrorder = 2;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500292 }
293
Marek Vasut3a079112015-08-01 21:16:20 +0200294 ctrl_cfg &= ~SDR_CTRLGRP_CTRLCFG_ADDRORDER_MASK;
Marek Vasut82a27642015-08-01 19:33:40 +0200295 ctrl_cfg |= addrorder << SDR_CTRLGRP_CTRLCFG_ADDRORDER_LSB;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500296
Marek Vasut1e271e42015-08-01 21:24:31 +0200297 return ctrl_cfg;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500298}
299
Marek Vasutb0d848c2015-08-01 22:28:30 +0200300/**
301 * sdr_get_addr_rw() - Get the value of DRAM ADDRW register
302 * @cfg: SDRAM controller configuration data
303 *
304 * Return the value of DRAM ADDRW register.
305 */
Marek Vasut32ada572015-08-01 21:35:18 +0200306static u32 sdr_get_addr_rw(const struct socfpga_sdram_config *cfg)
Dinh Nguyen429642c2015-06-02 22:52:48 -0500307{
Dinh Nguyen429642c2015-06-02 22:52:48 -0500308 /*
309 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen429642c2015-06-02 22:52:48 -0500310 * Set SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB to
311 * log2(number of chip select bits). Since there's only
312 * 1 or 2 chip selects, log2(1) => 0, and log2(2) => 1,
313 * which is the same as "chip selects" - 1.
314 */
Marek Vasut3a079112015-08-01 21:16:20 +0200315 const int rows = get_errata_rows(cfg);
316 u32 dram_addrw = cfg->dram_addrw & ~SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK;
Marek Vasut4f3adbf2015-08-01 20:30:10 +0200317
Marek Vasut1e271e42015-08-01 21:24:31 +0200318 return dram_addrw | (rows << SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500319}
320
Marek Vasutb81f11c2015-08-01 21:26:55 +0200321/**
322 * sdr_load_regs() - Load SDRAM controller registers
323 * @cfg: SDRAM controller configuration data
324 *
325 * This function loads the register values into the SDRAM controller block.
326 */
Marek Vasut32ada572015-08-01 21:35:18 +0200327static void sdr_load_regs(const struct socfpga_sdram_config *cfg)
Dinh Nguyen429642c2015-06-02 22:52:48 -0500328{
Marek Vasut1e271e42015-08-01 21:24:31 +0200329 const u32 ctrl_cfg = sdr_get_ctrlcfg(cfg);
330 const u32 dram_addrw = sdr_get_addr_rw(cfg);
331
Marek Vasut1e271e42015-08-01 21:24:31 +0200332 debug("\nConfiguring CTRLCFG\n");
333 writel(ctrl_cfg, &sdr_ctrl->ctrl_cfg);
Marek Vasut71c1a002015-08-01 21:21:21 +0200334
335 debug("Configuring DRAMTIMING1\n");
336 writel(cfg->dram_timing1, &sdr_ctrl->dram_timing1);
337
338 debug("Configuring DRAMTIMING2\n");
339 writel(cfg->dram_timing2, &sdr_ctrl->dram_timing2);
340
341 debug("Configuring DRAMTIMING3\n");
342 writel(cfg->dram_timing3, &sdr_ctrl->dram_timing3);
343
344 debug("Configuring DRAMTIMING4\n");
345 writel(cfg->dram_timing4, &sdr_ctrl->dram_timing4);
346
347 debug("Configuring LOWPWRTIMING\n");
348 writel(cfg->lowpwr_timing, &sdr_ctrl->lowpwr_timing);
349
Marek Vasut1e271e42015-08-01 21:24:31 +0200350 debug("Configuring DRAMADDRW\n");
351 writel(dram_addrw, &sdr_ctrl->dram_addrw);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500352
353 debug("Configuring DRAMIFWIDTH\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200354 writel(cfg->dram_if_width, &sdr_ctrl->dram_if_width);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500355
356 debug("Configuring DRAMDEVWIDTH\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200357 writel(cfg->dram_dev_width, &sdr_ctrl->dram_dev_width);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500358
359 debug("Configuring LOWPWREQ\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200360 writel(cfg->lowpwr_eq, &sdr_ctrl->lowpwr_eq);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500361
362 debug("Configuring DRAMINTR\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200363 writel(cfg->dram_intr, &sdr_ctrl->dram_intr);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500364
Marek Vasut71c1a002015-08-01 21:21:21 +0200365 debug("Configuring STATICCFG\n");
366 writel(cfg->static_cfg, &sdr_ctrl->static_cfg);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500367
368 debug("Configuring CTRLWIDTH\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200369 writel(cfg->ctrl_width, &sdr_ctrl->ctrl_width);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500370
371 debug("Configuring PORTCFG\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200372 writel(cfg->port_cfg, &sdr_ctrl->port_cfg);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500373
Marek Vasut71c1a002015-08-01 21:21:21 +0200374 debug("Configuring FIFOCFG\n");
375 writel(cfg->fifo_cfg, &sdr_ctrl->fifo_cfg);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500376
377 debug("Configuring MPPRIORITY\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200378 writel(cfg->mp_priority, &sdr_ctrl->mp_priority);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500379
Marek Vasut71c1a002015-08-01 21:21:21 +0200380 debug("Configuring MPWEIGHT_MPWEIGHT_0\n");
381 writel(cfg->mp_weight0, &sdr_ctrl->mp_weight0);
382 writel(cfg->mp_weight1, &sdr_ctrl->mp_weight1);
383 writel(cfg->mp_weight2, &sdr_ctrl->mp_weight2);
384 writel(cfg->mp_weight3, &sdr_ctrl->mp_weight3);
385
386 debug("Configuring MPPACING_MPPACING_0\n");
387 writel(cfg->mp_pacing0, &sdr_ctrl->mp_pacing0);
388 writel(cfg->mp_pacing1, &sdr_ctrl->mp_pacing1);
389 writel(cfg->mp_pacing2, &sdr_ctrl->mp_pacing2);
390 writel(cfg->mp_pacing3, &sdr_ctrl->mp_pacing3);
391
392 debug("Configuring MPTHRESHOLDRST_MPTHRESHOLDRST_0\n");
393 writel(cfg->mp_threshold0, &sdr_ctrl->mp_threshold0);
394 writel(cfg->mp_threshold1, &sdr_ctrl->mp_threshold1);
395 writel(cfg->mp_threshold2, &sdr_ctrl->mp_threshold2);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500396
397 debug("Configuring PHYCTRL_PHYCTRL_0\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200398 writel(cfg->phy_ctrl0, &sdr_ctrl->phy_ctrl0);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500399
400 debug("Configuring CPORTWIDTH\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200401 writel(cfg->cport_width, &sdr_ctrl->cport_width);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500402
403 debug("Configuring CPORTWMAP\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200404 writel(cfg->cport_wmap, &sdr_ctrl->cport_wmap);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500405
406 debug("Configuring CPORTRMAP\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200407 writel(cfg->cport_rmap, &sdr_ctrl->cport_rmap);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500408
409 debug("Configuring RFIFOCMAP\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200410 writel(cfg->rfifo_cmap, &sdr_ctrl->rfifo_cmap);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500411
412 debug("Configuring WFIFOCMAP\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200413 writel(cfg->wfifo_cmap, &sdr_ctrl->wfifo_cmap);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500414
415 debug("Configuring CPORTRDWR\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200416 writel(cfg->cport_rdwr, &sdr_ctrl->cport_rdwr);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500417
418 debug("Configuring DRAMODT\n");
Marek Vasut7697ff72015-08-01 20:58:44 +0200419 writel(cfg->dram_odt, &sdr_ctrl->dram_odt);
Marek Vasutb81f11c2015-08-01 21:26:55 +0200420}
421
Marek Vasut5a4e8ed2015-08-01 22:03:48 +0200422/**
423 * sdram_mmr_init_full() - Function to initialize SDRAM MMR
424 * @sdr_phy_reg: Value of the PHY control register 0
425 *
426 * Initialize the SDRAM MMR.
427 */
Marek Vasut1b1cc102015-08-01 22:25:29 +0200428int sdram_mmr_init_full(unsigned int sdr_phy_reg)
Marek Vasutb81f11c2015-08-01 21:26:55 +0200429{
Marek Vasut32ada572015-08-01 21:35:18 +0200430 const struct socfpga_sdram_config *cfg = socfpga_get_sdram_config();
Marek Vasutb81f11c2015-08-01 21:26:55 +0200431 const unsigned int rows =
432 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
433 SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
Marek Vasut116d88f2015-08-01 22:26:11 +0200434 int ret;
Marek Vasutb81f11c2015-08-01 21:26:55 +0200435
436 writel(rows, &sysmgr_regs->iswgrp_handoff[4]);
437
438 sdr_load_regs(cfg);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500439
440 /* saving this value to SYSMGR.ISWGRP.HANDOFF.FPGA2SDR */
Marek Vasut7697ff72015-08-01 20:58:44 +0200441 writel(cfg->fpgaport_rst, &sysmgr_regs->iswgrp_handoff[3]);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500442
443 /* only enable if the FPGA is programmed */
444 if (fpgamgr_test_fpga_ready()) {
Marek Vasut116d88f2015-08-01 22:26:11 +0200445 ret = sdram_write_verify(&sdr_ctrl->fpgaport_rst,
446 cfg->fpgaport_rst);
447 if (ret)
448 return ret;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500449 }
450
451 /* Restore the SDR PHY Register if valid */
452 if (sdr_phy_reg != 0xffffffff)
453 writel(sdr_phy_reg, &sdr_ctrl->phy_ctrl0);
454
Marek Vasut7697ff72015-08-01 20:58:44 +0200455 /* Final step - apply configuration changes */
456 debug("Configuring STATICCFG\n");
457 clrsetbits_le32(&sdr_ctrl->static_cfg,
458 SDR_CTRLGRP_STATICCFG_APPLYCFG_MASK,
Dinh Nguyen429642c2015-06-02 22:52:48 -0500459 1 << SDR_CTRLGRP_STATICCFG_APPLYCFG_LSB);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500460
Marek Vasut6772cd92015-08-01 23:12:11 +0200461 sdram_set_protection_config(0, sdram_calculate_size() - 1);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500462
463 sdram_dump_protection_config();
464
Marek Vasut116d88f2015-08-01 22:26:11 +0200465 return 0;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500466}
467
Marek Vasut1796a092015-08-01 21:47:16 +0200468/**
469 * sdram_calculate_size() - Calculate SDRAM size
Dinh Nguyen429642c2015-06-02 22:52:48 -0500470 *
Marek Vasut1796a092015-08-01 21:47:16 +0200471 * Calculate SDRAM device size based on SDRAM controller parameters.
472 * Size is specified in bytes.
Dinh Nguyen429642c2015-06-02 22:52:48 -0500473 */
474unsigned long sdram_calculate_size(void)
475{
476 unsigned long temp;
477 unsigned long row, bank, col, cs, width;
Marek Vasut6d6fbba2015-08-01 21:44:00 +0200478 const struct socfpga_sdram_config *cfg = socfpga_get_sdram_config();
479 const unsigned int csbits =
480 ((cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_CSBITS_MASK) >>
481 SDR_CTRLGRP_DRAMADDRW_CSBITS_LSB) + 1;
482 const unsigned int rowbits =
483 (cfg->dram_addrw & SDR_CTRLGRP_DRAMADDRW_ROWBITS_MASK) >>
484 SDR_CTRLGRP_DRAMADDRW_ROWBITS_LSB;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500485
486 temp = readl(&sdr_ctrl->dram_addrw);
487 col = (temp & SDR_CTRLGRP_DRAMADDRW_COLBITS_MASK) >>
488 SDR_CTRLGRP_DRAMADDRW_COLBITS_LSB;
489
Marek Vasut1796a092015-08-01 21:47:16 +0200490 /*
491 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen429642c2015-06-02 22:52:48 -0500492 * Use ROWBITS from Quartus/QSys to calculate SDRAM size
493 * since the FB specifies we modify ROWBITs to work around SDRAM
494 * controller issue.
Dinh Nguyen429642c2015-06-02 22:52:48 -0500495 */
496 row = readl(&sysmgr_regs->iswgrp_handoff[4]);
497 if (row == 0)
Marek Vasut6d6fbba2015-08-01 21:44:00 +0200498 row = rowbits;
Marek Vasut1796a092015-08-01 21:47:16 +0200499 /*
500 * If the stored handoff value for rows is greater than
Dinh Nguyen429642c2015-06-02 22:52:48 -0500501 * the field width in the sdr.dramaddrw register then
502 * something is very wrong. Revert to using the the #define
503 * value handed off by the SOCEDS tool chain instead of
504 * using a broken value.
505 */
506 if (row > 31)
Marek Vasut6d6fbba2015-08-01 21:44:00 +0200507 row = rowbits;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500508
509 bank = (temp & SDR_CTRLGRP_DRAMADDRW_BANKBITS_MASK) >>
510 SDR_CTRLGRP_DRAMADDRW_BANKBITS_LSB;
511
Marek Vasut1796a092015-08-01 21:47:16 +0200512 /*
513 * SDRAM Failure When Accessing Non-Existent Memory
Dinh Nguyen429642c2015-06-02 22:52:48 -0500514 * Use CSBITs from Quartus/QSys to calculate SDRAM size
515 * since the FB specifies we modify CSBITs to work around SDRAM
516 * controller issue.
517 */
Marek Vasut6d6fbba2015-08-01 21:44:00 +0200518 cs = csbits;
Dinh Nguyen429642c2015-06-02 22:52:48 -0500519
520 width = readl(&sdr_ctrl->dram_if_width);
Marek Vasut1796a092015-08-01 21:47:16 +0200521
Dinh Nguyen429642c2015-06-02 22:52:48 -0500522 /* ECC would not be calculated as its not addressible */
523 if (width == SDRAM_WIDTH_32BIT_WITH_ECC)
524 width = 32;
525 if (width == SDRAM_WIDTH_16BIT_WITH_ECC)
526 width = 16;
527
528 /* calculate the SDRAM size base on this info */
529 temp = 1 << (row + bank + col);
530 temp = temp * cs * (width / 8);
531
Marek Vasut1796a092015-08-01 21:47:16 +0200532 debug("%s returns %ld\n", __func__, temp);
Dinh Nguyen429642c2015-06-02 22:52:48 -0500533
534 return temp;
535}